Implicit tree-mapping technique

Boots – shoes – and leggings

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

364488, G06F 1750

Patent

active

058019570

ABSTRACT:
A method for translating a boolean function into a logic circuit using gates from a standard library is provided. The method includes the steps of translating the boolean function into a network comprising a plurality of sub-trees, where each of the sub-trees represents a portion of the function, and where each sub-tree includes a plurality of representations for that portion of the function. The plurality of representations are stored in an alterative logic diagram, which comprises a plurality of ugates. The ugates are data structures which define the inputs and the connectivity of the respective ugate in the sub-tree. The sub-tree is mapped to gates from the standard library by selecting the best sub-tree representation. Accordingly, an improved method of logic synthesis is provided that allows for the optimal representation to be provided by starting with a wider range of inputs to the mapping process.

REFERENCES:
patent: 4703435 (1987-10-01), Darringer et al.
patent: 5282147 (1994-01-01), Goetz et al.
patent: 5402356 (1995-03-01), Schaefer et al.
patent: 5432707 (1995-07-01), Leung
patent: 5461574 (1995-10-01), Matsunaga et al.
patent: 5491640 (1996-02-01), Sharma et al.
patent: 5544066 (1996-08-01), Rostocker et al.
patent: 5572436 (1996-11-01), Dangelo et al.
Grodstein, Joel, et al., "Optimal Latch Mapping and Retiming within a Tree", 1993 IEEE/ACM International Conference on Computer-Aided Design. Nov. 7-11, 1993, pp. 242-243.
Lockyear, Brian, et al., "The Practical Application of Retiming to the Design of High-Performance Systems", 1993 IEEE/ACM International Conference on Computer-Aided Design, Nov. 7-11, 1993, pp. 288-295.
E. Detjens et al., "Technology Mapping in MIS," 5.sup.th Annual European Computer Conference, May 1991, pp. 116-119.
J.R. Fox et al., "The Role of Synthesis in an ASIC Design Environment,"
Keutzer, Kurt "DAGON: Technology Binding and Local Optimization by DAG Matching," 24.sup.th ACM/IEEE Design Conference, Jun. 1987, pp. 341-347.
De Micheli," Technology Mapping of Digital Circuits," 5.sup.th Annual European Computer Conference, May 1991, pp. 580-586.
Bartlet, Karen A. et al., "Library Specific Optimization of Multilevel
Bergamaschi, Reinaldo A., "Automatic Synthesis and Technology Mapping of
Noth, Winfried, et al., "TROY: A Tree Based Approach to Logic Synthesis and 1996,! pp. 188-193.
Lega, Mario C., "Mapping Properties of Multi-Level Logic Synbthesis pp. 257-261.
Brayton, R.K., "Algorithms for Multi-Level Logic Synthesis and Optimization," NATO Advanced Study Institute on Logic Synthesis and Silicon Complication for VLSI Design, Jul. 1986, pp. 197-248.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Implicit tree-mapping technique does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Implicit tree-mapping technique, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Implicit tree-mapping technique will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-276682

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.