Digital phase locked loop with dithering

Coded data generation or conversion – Converter compensation

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C375S376000, C331S017000

Reexamination Certificate

active

07920081

ABSTRACT:
An embodiment of the present invention provides a phase locked loop that operates on clock signals derived from an RF clock signal generated by the phase locked loop. A frequency reference input provides a reference clock. A controllable oscillator generates the RF clock signal. A phase detection circuit operates on the reference clock to provide digital phase error samples indicative of a phase difference between the reference clock and the RF clock. A dithering circuit is coupled to the reference signal and injects a short sequence dither signal into the reference signal in order to overcome quantization noise and thereby improve RMS phase-error detection for integer channels.

REFERENCES:
patent: 7046098 (2006-05-01), Staszewski
patent: 7483508 (2009-01-01), Staszewski et al.
patent: 7570182 (2009-08-01), Sheba et al.
patent: 7777576 (2010-08-01), Waheed et al.
patent: 7786913 (2010-08-01), Waheed et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Digital phase locked loop with dithering does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Digital phase locked loop with dithering, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Digital phase locked loop with dithering will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2698336

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.