Verifying an IC layout in individual regions and combining...

Computer-aided design and analysis of circuits and semiconductor – Design of semiconductor mask or reticle – Analysis and verification

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C716S051000

Reexamination Certificate

active

07945872

ABSTRACT:
When performing rule checking locally within any given region of a layout of an integrated circuit, certain data is generated to be checked globally, regardless of boundaries (hereinafter “to-be-globally-checked” data). The to-be-globally-checked data, resulting from execution of a given rule in each region of the IC layout, is merged across all regions, and the same rule (i.e. the given rule) is executed globally on the merged data. When an entire runset has been executed in all regions individually, and also executed globally on the merged data, the results thereof are all merged together to yield a final result of a complete execution of the entire runset over the entire IC layout. In some embodiments, certain additional data that could not be rule checked due to the presence of boundaries of adjacent regions is propagated between successive rules in each region.

REFERENCES:
patent: 5062054 (1991-10-01), Kawakami et al.
patent: 5497334 (1996-03-01), Russell et al.
patent: 5528508 (1996-06-01), Russell et al.
patent: 5581475 (1996-12-01), Majors
patent: 6077310 (2000-06-01), Yamamoto et al.
patent: 6237128 (2001-05-01), Folberth et al.
patent: 6282696 (2001-08-01), Garza et al.
patent: 6324673 (2001-11-01), Luo et al.
patent: 6341366 (2002-01-01), Wang et al.
patent: 6470482 (2002-10-01), Rostoker et al.
patent: 6748571 (2004-06-01), Miwa
patent: 6871332 (2005-03-01), Li et al.
patent: 6883149 (2005-04-01), Li et al.
patent: 6910193 (2005-06-01), McBride
patent: 7000208 (2006-02-01), Zhang
patent: 7047510 (2006-05-01), Chopra et al.
patent: 7051307 (2006-05-01), Ditlow et al.
patent: 7065729 (2006-06-01), Chapman
patent: 7089519 (2006-08-01), Teig
patent: 7096445 (2006-08-01), Pucci et al.
patent: 7107559 (2006-09-01), Lakshmanan et al.
patent: 7404164 (2008-07-01), Papadopoulou et al.
patent: 2003/0061583 (2003-03-01), Malhotra
patent: 2004/0064795 (2004-04-01), Li et al.
patent: 2005/0216875 (2005-09-01), Zhang et al.
patent: 2005/0283747 (2005-12-01), Adam
patent: 2006/0294488 (2006-12-01), Waller
patent: 2007/0174807 (2007-07-01), Kumashiro et al.
patent: 2007/0234265 (2007-10-01), Vuong et al.
patent: 2008/0005704 (2008-01-01), Miloslavsky et al.
Scherber et al., “Palace: A parallel and hierarchical layout analyzer and circuit extractor”, Mar. 1996, European Design and Test Conference, pp. 357-361.
Entire Prosecution History of U.S. Appl. No. 11/134,721, filed May 20, 2005 by Yulan Wang issued as US Patent 7,617,464.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Verifying an IC layout in individual regions and combining... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Verifying an IC layout in individual regions and combining..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Verifying an IC layout in individual regions and combining... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2692047

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.