Circuit for generating a reference voltage trimmed by an...

Miscellaneous active electrical nonlinear devices – circuits – and – Specific identifiable device – circuit – or system – With specific source of supply or bias voltage

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C327S525000

Reexamination Certificate

active

06255895

ABSTRACT:

BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to a reference voltage generator for semiconductor devices, and more particularly to a circuit for generating the reference voltage whose level is capable of being minutely trimmed by the anti-fuse programming.
2. Description of the Prior Art
Recently, a reference voltage generator is used in a DRAM according to it being rapid in its precessing speed, and having a lower power consumption, and bing more highly integrated, wherein the reference voltage may be easily varied by the changes in a temperature, an external voltage, or a fabrication process.
To minimize the variation in response to the changes of the external environments, the reference voltage generator typically includes a minutely trimming circuit in order to adjust the level of the reference voltage.
FIG. 1
is a block diagram showing the conventional reference voltage generator. With reference to this drawing, the conventional reference voltage generator comprises a reference voltage generation unit
1
for generating a reference voltage Vref having a predetermined level, and a decoding unit
2
for generating signals s
0
to s
7
and s
0
b
to s
7
b
in response to the blowing of the fuses included therein so that a voltage level to be changed is selected. The decoding unit
2
further comprises a voltage trimming unit
3
for amplifying the reference voltage Vref from the reference voltage generation unit
1
on the basis of the output signals s
0
to s
7
and s
0
b
to s
7
b
in order to output the trimmed reference voltage Vro
1
.
Typically, the first voltage generator
1
is provided with circuits such as a Widlar reference voltage generator or a band-gap reference voltage generator.
FIG. 2
is a detailed circuit diagram showing the decoding unit
2
of FIG.
1
.
As shown in this drawing, the decoding unit
2
includes fuse units F
1
, F
2
and F
3
for receiving an external voltage Vext at their one sides to respectively generate signals rep
1
and repb
1
, rep
2
and repb
2
, and rep
3
and repb
3
according to their states . The decoding unit
2
further includes an output unit DOUT
1
for logically combining the signals rep
1
to rep
3
and repb
1
to repb
3
in order to apply the signals s
0
to s
7
and inverted signals s
0
b
to s
7
b
thereof to the second voltage generator
3
.
The output unit DOUT
1
includes NAND gates NAND
1
to NAND
8
for receiving three of the signals rep
1
to rep
3
and repb
1
to repb
3
to outputting the inverted signals s
0
b
to s
7
b,
wherein the three signals have combinations different from each other, and inverters IN
1
to IN
8
for being connected respectively to the output terminals of the NAND gates NAND
1
to NAND
8
, and generating the signals s
0
to s
7
.
FIG. 3
is a detailed circuit diagram showing the fuse unit F
1
in FIG.
2
.
With reference to this drawing, the fuse unit F
1
in the decoding unit
2
includes a charging unit
8
for being charged by the external voltage Vext applied via a fuse PF, and an output unit Fout for buffering the voltage charged in the charging unit
8
after being enabled thereby and then supplying the output unit DOUT
1
with the signals rep
1
and repb
1
. The fuse unit F
1
further comprises a discharging unit
9
for being driven by the signal from the output unit FOUT, thereby completely discharging the voltage of the charging unit
8
when the fuse PF is blown.
The charging unit
8
and the discharging unit
9
are provided with a decoupling capacitor N
8
and a N-channel MOS transistor N
9
, respectively.
The output unit FOUT includes inverters IN
9
, IN
10
and IN
11
for being enabled thereby and sequentially coupled to the charging unit
8
, the discharging unit
9
and the fuse PF in common, wherein the output terminal of the inverter IN
9
is also coupled to the gate of the N-channel MOS transistor N
9
included in the discharging unit
9
, and the inverters IN
10
and IN
11
generate the signals repb
1
and rep
1
, respectively.
The fuse units F
2
and F
3
included in the decoding unit
2
are the same as the above mentioned fuse unit F
1
in their constructions.
Hereinafter, the operation of the conventional reference voltage generator will be described in detail referring to the attached drawings.
As shown in
FIG. 1
, the reference voltage generation unit
1
generates the reference voltage Vref having a predetermined level, thereafter it adjusts the inputted reference voltage Vref in the case that it is changed according to the variations in the temperature around the semiconductor device or the process thereof. Namely, the voltage trimming unit
3
amplifies the reference voltage Vref on the basis of the signals s
0
to s
7
and s
0
b
to s
7
b
from the decoding unit
2
, thereby generating the trimmed reference voltage Vro
1
.
With reference to
FIG. 2
, the decoding unit
2
logically combines the signals rep
1
to rep
3
and repb
1
to repb
3
from the fuse units F
1
, F
2
and F
3
to generate the signals s
0
to s
7
.
As shown in
FIG. 3
, the fuse unit F
1
generates the signals rep
1
and repb
1
. At this time, the output signal from the inverter IN
9
is applied to the gate of the N-channel MOS transistor N
9
included in the charging unit
9
. Therefore, the N-channel MOS transistor N
9
is turned on in response to the high level signal from the inverter IN
9
when the fuse PF is blown, thereby causing the voltage charged in the decoupling capacitor N
8
to be discharged completely. At this time, the signal rep
1
is pulled up to the high level, whereas the signal repb
1
is pulled down to the low level.
In this manner, if at least one of the fuses is selectively blown in accordance with an operation state of the DRAM, the decoding unit
2
supplies the second voltage generator
3
with the signals s
0
to s
7
and s
0
b
to s
7
b,
after logically combining the signals rep
1
to rep
3
and repb
1
to repb
3
.
The fuses included in the fuse units F
1
, F
2
and F
3
are made of poly-silicon and can be blown by a laser beam.
In the case of cutting polysilicon using a laser beam, this laser cutting method suffers from disadvantages such that an error may occur in accurately applying the laser beam to the polysilicon and a residue may remain around the disconnection part after the cutting. Another disadvantage of the laser cutting method is in that a large amount of processing time is required and it is difficult and inaccurate to perform the method. Further, the laser cutting method has another disadvantage such that it is impossible to trim the level of the reference voltage at a packaging process of the semiconductor device, resulting in a degradation in reliability of the semiconductor device, and in a relatively high cost thereof.
SUMMARY OF THE INVENTION
Therefore, it is an object of the present invention to overcome the above problems encountered in prior arts and to provide a circuit for generating a reference voltage trimmed by an anti-fuse programming which can adjust the level of the reference voltage thereby to generate it stable against the variations in the temperature or the external voltage.
To accomplish the above mentioned object, the present invention provides a circuit for generating a reference voltage trimmed by an anti-fuse programming, comprising: reference voltage generation means for providing a reference voltage having a predetermined level; decoding means generating for decoding signals in order to trim a level of said reference voltage according the anti-fuse programming; and voltage trimming means for dividing said reference voltage using resistance variable in response to said decoding signals supplied from said decoding means, thereby trimming the level of said reference voltage


REFERENCES:
patent: 4823320 (1989-04-01), Smayling et al.
patent: 5361001 (1994-11-01), Stolfa
patent: 5525909 (1996-06-01), McCollum
patent: 5677888 (1997-10-01), Lui et al.
patent: 5838076 (1998-11-01), Zarrabian et al.
patent: 5838624 (1998-11-01), Pilling et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Circuit for generating a reference voltage trimmed by an... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Circuit for generating a reference voltage trimmed by an..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Circuit for generating a reference voltage trimmed by an... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2527137

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.