Driver having substantially constant and linear output...

Miscellaneous active electrical nonlinear devices – circuits – and – Signal converting – shaping – or generating – Current driver

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C327S563000, C330S253000

Reexamination Certificate

active

06181170

ABSTRACT:

FIELD OF THE INVENTION
The present invention generally relates to electronic circuits, and, more particularly, to drivers for differential data transmission lines and to a method therefore.
BACKGROUND OF THE INVENTION
In modern electronic systems, such as computers, telephone exchanges and others, data has to be transmitted, for example, between integrated circuits (ICs) located on a printed circuit board (PCB) or between different boards. To achieve a high transmission speed while keeping power dissipation low, differential data lines are getting more and more importance.
FIG. 1
illustrates a simplified block diagram of data transmission system
10
according to the “Draft Standard for Low-Voltage Differential Signals (LVDS) for Scalable Coherent Interface (SCI)”, Draft 1.3 IEEE P1596.3-1995. System
10
comprises lines
1
and
2
, driver
3
(or “transmitter module”), symmetrically arranged load resistors
4
and
5
(each having equal values, e.g., R
1
=R
2=
50 &OHgr;), and voltage sources
6
and
7
, coupled as illustrated. Usually, lines
1
and
2
each have a length of several meters (maximum about 10 meters).
Line voltages V
1
and V
2
and rated voltage V
RATED
are defined to ground
8
(e.g., potential GND ≈zero)). A voltage swing &Dgr;V is defined as being positive. The terminating voltage V
CENTER
is defined between node
9
(coupling resistors
4
and
5
) and ground
8
(potential GND).
Driver
3
differentially transmits binary signals having first and second logical values (differential mode (DM) transmission). Driver
3
either
(a) simultaneously pulls lines
1
and
2
to
V
1
=(
V
RATED
+&Dgr;V
), and
V
2
=(
V
RATED
−&Dgr;V
),  (2)
or
(b) simultaneously pulls lines
1
and
2
to
V
1
=(
V
RATED
−&Dgr;V
), and
V
2
=(
V
RATED
+&Dgr;V
).  (4)
Convenient values for rated voltages are V
RATED)=
1200 mV (milli volts). The voltage swing is conveniently &Dgr;V<250 mV (&Dgr;V
MAX=
250 mV). In other words, in case (a), the positive voltage difference
(
V
1−
V
2
)=2*&Dgr;
V
  (6)
represents a first logical value; and in case (b), the negative voltage difference
(
V
1−
V
2
)=−2*&Dgr;
V
  (8)
represents a second, opposite logical value.
Changes between logical values can conveniently be transmitted at data rates up to 250 megabit per second (MBs). Higher rates, e.g., up to 850 MBs (or even higher) are also possible.
Neglecting the current from node
9
to ground
8
, currents I
1=
2
=I through lines
1
and
2
are limited to
&LeftBracketingBar;
I
MAX
&RightBracketingBar;
=
&LeftBracketingBar;
2
*
Δ

V
MAX
&RightBracketingBar;
/
(
R
1
+
R
2
)
&LeftBracketingBar;
I
MAX
&RightBracketingBar;
=
&LeftBracketingBar;
500



mV
&RightBracketingBar;
/
(
100



Ω
)



(
example
)
=
5



mA



(
milli



ampere
)
(
10
)
The | | symbols stand for absolute values.
However, the differential signal transmission is subject to common mode (CM) fluctuations. For example, voltage V
CENTER
at node
9
can have the following time function:
V
CENTER
(t)=
V
DC
+V
AC
* sin (2*&pgr;*f*t)  (12)
Usual values are V
DC
=V
RATED
and V
AC
=V
RATED
(a.c. amplitude). The fluctuation frequency f can have magnitudes from substantially zero to about 1000 MHz (i.e., four times the data rate). The common mode fluctuations should not influence the differential mode signal transmission.
Driver
3
should drive both lines symmetrically over the whole range of V
CENTER
. The standard requires a specific internal resistance for output of driver
3
so that no reflections arise at the output even with returning waves potentially occurring due to asymmetries or disturbances. In other words, there is a need to match the impedances of driver output, transmission lines and load. A transmission gate providing proper impedance is explained in U.S. Pat. No. 5,559,448 to Koenig.
In other words, there is a requirement to provide such a driver which keeps its output resistance for both lines constant and linear over the whole magnitude range of V
CENTER
(cf. equation (12)).


REFERENCES:
patent: 4380706 (1983-04-01), Wrathall
patent: 4591801 (1986-05-01), Yamaguchi et al.
patent: 5287068 (1994-02-01), Olmstead et al.
patent: 5512853 (1996-04-01), Ueno et al.
patent: 5559448 (1996-09-01), Koenig
patent: 5933041 (1999-08-01), Sessions et al.
patent: 5977819 (1999-11-01), Sanwo et al.
patent: 6011436 (2000-01-01), Koike
“Draft Standard for Low-Voltage Differential Signals (LVDS) for Scalable Coherent Interface (SCI)”, Draft 1.3, Nov. 27, 1995, IEEE P1596.3-1995, pp. 1-34.
Horowitz, P., Hill, W.: “The Art of Electronics”, Second Edition, Cambridge University Press, 1990, ISBN 0-521-37095-7, chapter 6.15 Bandgap reference on pp. 335-341.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Driver having substantially constant and linear output... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Driver having substantially constant and linear output..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Driver having substantially constant and linear output... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2457546

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.