Low-power 5-volt input/output tolerant circuit with...

Miscellaneous active electrical nonlinear devices – circuits – and – Gating – Utilizing three or more electrode solid-state device

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C327S319000, C327S333000, C326S021000, C326S081000

Reexamination Certificate

active

06268759

ABSTRACT:

FIELD OF THE INVENTION
This invention is generally related to bus switches, and more particularly to CMOS crossbar switches.
BACKGROUND OF THE INVENTION
The digital electronics industry is migrating to lower operating voltages, but systems are performing at increasing speeds. High-speed bus switches arc needed in these systems to keep the data moving fast. Hence, crossbar switches that operate at lower voltages will be required in future systems while still being able to connect to the high voltage buses. There is desired a way to interface a 5V bus with a 3.3V bus, using a high-speed bus switch that operates with a 3.3V power supply. In addition, there is desired control circuitry that does not consume much power and controls the device behavior during a power-sequencing event. This would eliminate the need for special power-sequencing circuitry in the system design which results in a less expensive system.
A basic low voltage CMOS crossbar switch is shown as circuit
10
in FIG.
1
. This circuit
10
is typical of the input/output configuration of a low voltage bus switch which is a N-channel pass transistor MN
1
in parallel with a P-channel pass transistor MP
1
. The gates of the pass transistors are driven by complementary signals generated by the output enable circuit signal OE. Thus, the switch
10
will be closed when the gate voltage of transistor MN
1
is high and the gate voltage of transistor MP
1
is low. Likewise, the bus switch
10
will be open when the gate voltage of transistor MN
1
is low and the gate voltage of transistor MP
1
is high. Since both pass transistors will be turned on when the switch
10
is enabled, the output voltage at node B will match the input voltage at node A without a voltage drop across the switch
10
. Also, transistors MP
3
and MP
4
are a part of a power-down control circuit that will keep the bus switch
10
open during a power-sequencing event.
A problem with this prior art implementation occurs when one of the I/O ports (A or B) is connected to a 5V bus. The Dref signal that controls blocking transistors MP
3
and MP
4
will be approximately equal to Vcc or 3.3V in this case. If the bus switch is enabled, then transistor MN
2
is on which pulls the gate of transistor MP
1
low. However, if one of the I/O ports is connected to a 5V bus that is high, then the corresponding blocking transistor, MP
3
or MP
4
, will turn on because its source voltage is a Vtp higher than its gate voltage. This creates a leakage path from the 5V bus through the blocking transistor and MN
2
to ground which causes the device to no longer function properly.
The crossbar switch shown in
FIG. 1
would still have a problem connecting to a 5V bus even if the leakage path to ground could be blocked. The transmission gate implementation of the low voltage bus switch would allow a high voltage on the 5V bus to be directly connected to the 3.3V bus which may or may not be 5V input tolerant. Therefore, there must be some voltage level translation in any bus switch that connects a 5V bus and a 3.3V bus. This could be accomplished with the use of a charge pump and a N-channel pass transistor. The problem with the charge pump solution is that the power supply current (Icc) is much higher which is very undesirable for notebook applications.
SUMMARY OF THE INVENTION
The present invention achieves technical advantages as a low-power 5-volt input/output tolerant CMOS crossbar switch having unique control circuitry. The control circuitry allows the CMOS crossbar switch to use only a 3.3 volt power supply, which is advantageous in notebook applications.
The present invention provides a basic low voltage bus switch with the control circuitry controlling the gate of an N-channel pass transistor to make the input/output ports 5Volt tolerant. The switch acts like a conventional crossbar low voltage device when both I/O ports are below 3.3 volts, but as soon as one of the I/O ports increase beyond 3.3 volts, a P-channel pass transistor turns off to limit the high voltage on the output. The control circuitry uses the I/O voltage for controlling the gate voltage of the N-channel pass transistor and to keep the crossbar switch off when the device is powered down.
The present invention achieves technical advantages as a low power consumption circuit and which occupies less wafer chip space. The present invention doesn't use a charge pump or require an oscillator.


REFERENCES:
patent: 4634890 (1987-01-01), Lee
patent: 5475332 (1995-12-01), Ishimoto
patent: 5570061 (1996-10-01), Shimoda
patent: 6064228 (2000-05-01), Sichert et al.
patent: 6100719 (2000-08-01), Graves et al.
patent: 6150844 (2000-11-01), Campardo et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Low-power 5-volt input/output tolerant circuit with... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Low-power 5-volt input/output tolerant circuit with..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Low-power 5-volt input/output tolerant circuit with... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2457107

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.