Fabrication process of semiconductor device having an...

Semiconductor device manufacturing: process – Forming bipolar transistor by formation or alteration of... – Including isolation structure

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C438S199000, C438S607000

Reexamination Certificate

active

06238991

ABSTRACT:

BACKGROUND OF THE INVENTION
The present invention generally relates to semiconductor devices and more particularly to a semiconductor device formed on a so-called epitaxial substrate in which a semiconductor layer is grown on a semiconductor substrate epitaxially.
With the advancement in the art of ultra-fine lithography, semiconductor devices are miniaturized more and more. Today, so-called submicron or sub-halfmicron devices are studied intensively.
In such recent submicron or sub-halfmicron devices, there tends to arise a problem in that low density crystal defects, which cannot be avoided even in a high-quality single crystal Si substrate, cause an adversary effect on the operation of the semiconductor device formed on the Si substrate. Thus, in order to screen the effect of the crystal defects in the Si substrate, it is proposed to use an epitaxial substrate in which a Si layer is formed on the Si substrate epitaxially, for the substrate of highly miniaturized semiconductor devices.
When a conventional Si substrate is used for carrying a CMOS device, it is well known that there tends to occur a problem of latch-up of a parasitic thyristor that is formed in the Si substrate as a result of formation of diffusion regions of the CMOS device. When the semiconductor device is miniaturized, the parasitic thyristor easily causes a latch up and the normal operation of the semiconductor device is seriously disturbed. The use of the foregoing epitaxial substrate is quite effective for eliminating the problem of the latch-up of the parasitic thyristor. Further, the leakage current of the semiconductor devices is reduced significantly when such an epitaxial substrate is used for the substrate of the semiconductor devices.
FIG. 1
shows the principle of elimination of the problem of latch-up of a CMOS integrated circuit by the use of an epitaxial substrate.
Referring to
FIG. 1
, there is formed a p

-type epitaxial layer
1
A of Si on a Si layer
1
of the p
+
-type, and the p-type epitaxial layer
1
A is formed with diffusion regions
3
and
5
as a source region or a drain region of an n-channel MOS transistor T
1
. Further, the p-type epitaxial layer
1
A is formed with an n-type well
2
adjacent to the n-channel MOS transistor T
1
, and diffusion regions
4
and
6
are formed therein as a source region or a drain region of a p-channel MOS transistor T
2
that is formed in the n-type well
2
.
It should be noted that the CMOS integrated circuit of
FIG. 1
includes a gate insulation film
7
and a gate electrode
9
on the epitaxial layer
1
A in correspondence to the channel region of the MOS transistor T
1
. Further, the CMOS integrated circuit includes a gate insulation film
8
and a gate electrode
10
on the epitaxial layer
1
A in correspondence to the n-type well
2
. Further, the epitaxial layer
1
A and the n-type well
2
include a p
+
-type diffusion region
11
and an n
+
-type diffusion region
12
respectively, for stabilizing the potential thereof.
In the CMOS integrated circuit of
FIG. 1
, it can be seen that there is formed a parasitic thyristor in the Si substrate such that the thyristor includes a parasitic npn transistor
13
and a parasitic pnp transistor
14
, wherein the parasitic npn transistor
13
includes a base formed of the epitaxial layer
1
A itself, an emitter formed of the n
+
-type diffusion region
3
and a collector formed of the n-type well
2
. On the other hand, the parasitic pnp transistor
14
includes a base formed of the n-type well
2
itself, an emitter of the p
+
-type diffusion region
4
and a collector of the p-type epitaxial layer
1
A.
In the construction of
FIG. 1
, it can be seen that the base-emitter resistance R
1
of the transistor
13
is reduced substantially by disposing the low-resistance p
+
-type substrate
1
underneath the epitaxial layer
1
A. Thus, the turning-on of the transistor
13
, and hence the turning-on of the parasitic thyristor, is substantially impeded. It should be noted that the p
+
-type Si substrate
1
forms a low-resistance current path between the base and the emitter of the transistor
13
.
Meanwhile, a semiconductor integrated circuit generally includes a protection circuit in a part of the semiconductor substrate forming the semiconductor integrated circuit for avoiding electrostatic damaging of semiconductor devices in the integrated circuit by a voltage surge. Generally, such a protection circuit is formed in the vicinity of an input or electrode pad.
In the case of a semiconductor integrated circuit formed on an epitaxial substrate noted above, it should be noted that the turning-on of the protective circuit tends to be impeded similarly to the case of the parasitic thyristor because of the presence of the low resistance Si substrate underneath the Si epitaxial layer when a voltage surge comes in. Thus, there is a tendency that a semiconductor integrated circuit formed on an epitaxial substrate tends to accumulate electric charges therein. The electric charges thus accumulated are ultimately discharged, causing an electrostatic damaging to the semiconductor devices in the integrated circuit.
FIG. 2
shows an example of a conventional protection circuit used conventionally in semiconductor integrated circuit in a state in which the protection circuit is provided in the epitaxial substrate of
FIG. 1
, wherein those parts of
FIG. 2
corresponding to the parts described previously are designated by the same reference numerals and the description thereof will be omitted.
Referring to
FIG. 2
, the epitaxial substrate
1
A of the p

-type is formed with a p-type well
21
, wherein the p-type well
21
includes a diffusion region
21
A of the n
+
-type and another diffusion region
21
B of the n
+
-type such that a field oxide film
22
is interposed between the diffusion region
21
A and the diffusion region
21
B. The diffusion region
21
A is connected to an electrode pad
20
for external connection via a conductor line
20
a
. The diffusion region
21
B is grounded. Further, in order to maintain the potential of the p-type well
21
at the ground level, the well
21
is grounded via a p-type diffusion region
21
C formed in the well
21
.
In the protection circuit of
FIG. 2
, it should be noted that an external signal arrived at the electrode pad
20
reaches the diffusion region
21
A via the conductor line
20
a
and forwarded further to an internal circuit not illustrated, via another conductor line
20
b
. The internal circuit may include the CMOS circuit shown in FIG.
1
.
In the protection circuit of
FIG. 2
, it should be noted that there is formed a lateral bipolar transistor
21
a
in the p-type well
21
such that the lateral bipolar transistor
21
a
includes an emitter formed of the n
+
-type diffusion region
21
B and a collector formed of the n
+
-type diffusion region
21
A. The lateral bipolar transistor
21
a
thus formed conducts when a large positive surge is applied to the electrode pad
20
and dissipates the electric charges of the surge to the ground. When a large negative surge is applied to the electrode pad
20
, on the other hand, a forward biasing occurs in the p-n junction formed between the n
+
-type diffusion region
21
A and the p-type well
21
, and the electric charges associated with the surge is dissipated to the ground from the diffusion region
21
A through the well
21
C and further through the diffusion region
21
C.
In the case the protection circuit of
FIG. 2
is formed in an epitaxial substrate as in the case of
FIG. 1
, however, it has been discovered that the resistance of the semiconductor devices in the semiconductor integrated circuit against ESD (electrostatic discharge) experiences a serious deterioration. It is believed that this deterioration of the resistance against ESD is caused as a result of the diffusion of the p-type dopant from the highly doped Si substrate
1
to the epitaxial layer
1
A. Such a diffusion of the p-type dopant tends to occur in the fab

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Fabrication process of semiconductor device having an... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Fabrication process of semiconductor device having an..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Fabrication process of semiconductor device having an... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2436120

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.