Analog-to-digital converter having high AC line noise rejection

Coded data generation or conversion – Analog to or from digital conversion – Differential encoder and/or decoder

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

341166, H03M 302

Patent

active

053493524

ABSTRACT:
Analog-to-digital (AID) converters with power line frequency noise rejection by synchronization of the converter clock with the power line frequency through a phase locked loop. Both sigma delta and integrating A/D converters may use the synchronized clock to precisely reject power line frequency noise.

REFERENCES:
patent: 4195235 (1980-03-01), Schoeff
patent: 4595906 (1986-06-01), Bingham
patent: 4833474 (1989-05-01), Nagai et al.
patent: 4972436 (1990-11-01), Halim et al.
patent: 5157395 (1992-10-01), Del Signore et al.
patent: 5179380 (1993-01-01), White
patent: 5198817 (1993-03-01), Walden et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Analog-to-digital converter having high AC line noise rejection does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Analog-to-digital converter having high AC line noise rejection , we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Analog-to-digital converter having high AC line noise rejection will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2430276

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.