Boots – shoes – and leggings
Patent
1993-07-07
1995-04-04
Gossage, Glenn
Boots, shoes, and leggings
364DIG1, 395375, 395650, G06F 938, G06F 1200, G06F 1300
Patent
active
054044863
ABSTRACT:
A central processing unit of a computer system which has an arithmetic logic unit, a register file, an instruction decode/fetch instruction data unit, a bus interface, a multiplexer and a stall cache. The stall cache is coupled to the instruction decode/fetch instruction data unit by a data bus and an internal instruction bus, so that the stall cache can receive and store instructions that have been delayed by an external data fetch during a load or store operation. Upon the next data access, the stall cache allows the delayed instruction to be accessed by the internal instruction bus and to then be processed by the central processing unit without the delay of an external data fetch.
REFERENCES:
patent: 4437149 (1984-03-01), Pomerene et al.
patent: 4722050 (1988-01-01), Lee et al.
patent: 4734852 (1988-03-01), Johnson et al.
patent: 4811208 (1989-03-01), Myers et al.
patent: 4811215 (1989-03-01), Smith
patent: 4851990 (1989-07-01), Johnson et al.
patent: 4872111 (1989-10-01), Daberkow et al.
patent: 4888689 (1989-12-01), Taylor et al.
patent: 4894772 (1990-01-01), Langendorf
patent: 4912633 (1990-03-01), Schweizer
patent: 4920477 (1990-04-01), Colwell et al.
patent: 4933837 (1990-06-01), Friedlin
patent: 4947316 (1990-08-01), Fisk et al.
patent: 5006980 (1991-04-01), Sanders et al.
patent: 5027270 (1991-06-01), Riordan et al.
patent: 5041968 (1991-08-01), Yamaguchi
patent: 5050068 (1991-09-01), Dollas et al.
patent: 5136696 (1992-08-01), Beckwith et al.
Hewlett-Packard Journal, vol. 38, No. 9; published Sep. 1987, Palo Alto, Calif., US; pp. 4-17; by Mangelsdorf et al.; Entitled: "A VLSI Processor for HP Precision Architecture".
IBM Technical Disclosure Bulletin, vol. 27, No. 10B; published Mar. 1985, New York US; pp. 6267-6268; Entitled: "Overlapping Instruction Unit Delay With Instruction Prefetching".
IBM Technical Disclosure Bulletin, vol. 27, No. 5; published Oct. 1984; New York US; p. 2764; by Pomerene et al.; entitled: "Reducing AGI In Split Cache Processors".
"RISC Architecture", by Daniel Tabak, Research Studies Press/John Wiley and Sons, 1987, pp. 112-118.
Frank Edward H.
Namjoo Masood
Gossage Glenn
Sun Microsystems Inc.
LandOfFree
Processor having a stall cache and associated method for prevent does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Processor having a stall cache and associated method for prevent, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Processor having a stall cache and associated method for prevent will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2385263