Semiconductor memory device

Static information storage and retrieval – Addressing – Plural blocks or banks

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

365200, 371 491, 371 493, G11C 1300

Patent

active

054043360

ABSTRACT:
The parity cell arrays are placed between the ordinary cell arrays and a second peripheral circuit. Data signal lines are provided between the ordinary cell arrays, between the ordinary cell arrays and the parity cell arrays, and between the parity cell arrays. These data signal lines are connected to read-write lines via data signal-line amplifier circuits. These data column-line amplifier circuits have almost the same construction. The data signal-line control circuit activates the data signal-line amplifier circuits during a write and a read operation to enable data transfer between the data signal lines and the read-write lines.

REFERENCES:
patent: 4660174 (1987-04-01), Takemae et al.
patent: 4679196 (1987-07-01), Tsujimoto
patent: 5089993 (1992-02-01), Neal et al.
patent: 5152492 (1992-08-01), Shimizu et al.
Nakano et al., "A Sub-100 ns 256K DRAM with Open Bit Line Scheme", IEEE Journal of Solid-State Circuits, vol. SC-18, No. 5, Oct. 1983, pp. 452-456.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Semiconductor memory device does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Semiconductor memory device, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Semiconductor memory device will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2384126

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.