method for fabricating an embedded vertical bipolar transistor a

Fishing – trapping – and vermin destroying

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

437 31, 437 56, 437 60, 437919, H01L 2170, H01L 2700

Patent

active

055478930

ABSTRACT:
The present invention provides a method of simultaneously forming CMOS DRAM cells, CMOS devices, and vertical bipolar transistors on the same chip. The invention utilities a CMOS DRAM process to simultaneously fabricate a vertical bipolar transistor and uses only one additional mask (a base implant mask) compared to forming the DRAM cell alone. Also, to reduce the bipolar collector plug resistance, the process uses a tungsten-plug module where the collector is formed within a field oxide region near the base.

REFERENCES:
patent: 5238860 (1993-08-01), Sawada et al.
patent: 5336632 (1994-08-01), Imamura
patent: 5389566 (1995-02-01), Lage
patent: 5401681 (1995-03-01), Dennison
patent: 5422295 (1995-06-01), Choi et al.
patent: 5496758 (1996-03-01), Ema

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

method for fabricating an embedded vertical bipolar transistor a does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with method for fabricating an embedded vertical bipolar transistor a, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and method for fabricating an embedded vertical bipolar transistor a will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2330467

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.