Optimized electrically erasable cell for minimum read disturb an

Static information storage and retrieval – Floating gate – Particular biasing

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

36518909, G11C 1604, G11C 1606

Patent

active

051013789

ABSTRACT:
A non-volatile memory apparatus having a plurality of memory cells, each memory cell including a floating gate tunnel device (130) having a drain (134) and a floating gate read transistor (140) having a source (142) and a drain (144), the tunnel device and read transistor in each respective cell having a common floating gate (138, 148) and a common control gate (136, 146). The apparatus includes writing circuitry (102, 160) for writing desired charge levels to the floating gate of a cell to be written during a writing operation, sense circuitry (140, 150) for sensing the charge levels on the floating gate of a cell to be read during a sense operation, and circuitry for applying during the sense operation a predetermined reference voltage to the source of the read transistor in the cell to be read, and a predetermined sense mode drain voltage different from the reference voltage to the drain of the tunnel device in the cell to be read, independently of the voltage at the drain of the read transistor in the cell to be read.

REFERENCES:
patent: 4402064 (1983-08-01), Arakawa
patent: 4546454 (1985-10-01), Gupta
patent: 4628487 (1986-12-01), Smayling
patent: 4654825 (1987-03-01), Riverson
patent: 4663740 (1987-05-01), Ebel
patent: 4695979 (1987-09-01), Tuvell et al.
patent: 4715014 (1987-12-01), Tuvell et al.
patent: 4788663 (1988-11-01), Tanaka et al.
patent: 4912534 (1990-03-01), Tanaka
Pathak et al., "A 25-ns 16K CMOS PROM Using a Four Transistor Cell and Differential Design Techniques", IEEE Jour. of Sol. St. Ccts., vol. SC-20, No. 5, Oct. 1985, pp. 964-970.
Pathak et al., "A 25-ns 16K CMOS PROM Using a Four Transistor Cell", IEEE ISSCC, Feb. 1985, pp. 162-163, 332.
Advanced Micro Devices, Inc., Am PAL22V10 Data Sheet, Oct. 1986.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Optimized electrically erasable cell for minimum read disturb an does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Optimized electrically erasable cell for minimum read disturb an, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Optimized electrically erasable cell for minimum read disturb an will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2264347

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.