Method and apparatus for power control in devices

Static information storage and retrieval – Powering – Conservation of power

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

365226, 365233, G11C 700

Patent

active

053372859

ABSTRACT:
A power control circuit to minimize power consumption of CMOS circuits by disabling/enabling the clock input to the CMOS circuit. A phase locked loop (PLL) or delay locked loop (DLL) drives a capacitive load of the component and a dummy load comparable to the component load. A standby latch is provided to control the clock input to the component. In a standby state, the clock signal is not provided to the component but the PLL/DLL continues to operate, driving the dummy load. Thus, when it is desirable to power on the circuit, the standby latch is reset and the clock signal is provided to the component, thereby turning on the component with little latency.

REFERENCES:
patent: 4937789 (1990-06-01), Matsubara
patent: 5113373 (1992-05-01), Lee
patent: 5193198 (1993-03-01), Yokouchi
patent: 5247655 (1993-09-01), Khan et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Method and apparatus for power control in devices does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Method and apparatus for power control in devices, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method and apparatus for power control in devices will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-221544

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.