Scan testing digital logic with differing frequencies of system

Excavating

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

371 2232, G01R 3128, G06F 11267

Patent

active

057177023

ABSTRACT:
A boundary scan test circuit that includes Y scan flip-flops serially connected in a sequence from a first scan flip-flop to a Y.sup.th scan flip-flop and clocked with a system clock signal, and circuitry for providing scan input data to the first scan flip-flop synchronously with a test clock signal and for receiving scan output data from the Y.sup.th scan flip-flop synchronously with the test clock signal, wherein the test clock signal and the system clock signal have a test clock period to system clock period ratio that is equal to any fixed integer ratio M.

REFERENCES:
patent: 4764926 (1988-08-01), Knight et al.
patent: 5003204 (1991-03-01), Cushing et al.
patent: 5043986 (1991-08-01), Agrawal et al.
patent: 5048021 (1991-09-01), Jarwalo et al.
patent: 5132974 (1992-07-01), Rosales
patent: 5337321 (1994-08-01), Ozaki
patent: 5504756 (1996-04-01), Kime et al.
patent: 5524114 (1996-06-01), Peng

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Scan testing digital logic with differing frequencies of system does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Scan testing digital logic with differing frequencies of system , we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Scan testing digital logic with differing frequencies of system will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2083788

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.