Latch-up resistant CMOS structure for VLSI including retrograded

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

357 2311, 357 38, 357 52, 357 56, 357 90, H01L 2702

Patent

active

046834885

ABSTRACT:
A complementary metal oxide semiconductor (CMOS) structure having the source and drain regions of individual transistor devices separated from the peak impurity concentrations of the respective N- and P-wells of such devices. The CMOS structure includes trenches between the individual transistor devices, and highly doped field regions are formed in the bottom of the trenches. Each N- and P-well includes a retrograde impurity concentration profile and extends beneath adjacent trenches.

REFERENCES:
patent: 3748187 (1973-07-01), Aubuchon et al.
patent: 3853633 (1974-10-01), Armstrong
patent: 3999213 (1976-12-01), Brandt et al.
patent: 4016594 (1977-04-01), Shappir
patent: 4032372 (1977-06-01), Vora
patent: 4173767 (1979-11-01), Stevenson
patent: 4203126 (1980-05-01), Yim et al.
patent: 4223334 (1980-09-01), Gasner et al.
patent: 4325169 (1982-04-01), Ponder et al.
patent: 4466171 (1984-08-01), Jochems
patent: 4503451 (1985-03-01), Lund et al.
patent: 4574467 (1986-03-01), Halfacre et al.
IEEE Spectrum, vol. 20, No. 10, Oct. 1983, R. D. Davies, "The Case for CMOS", pp. 26-32.
Electronics International, vol. 56, No. 15, Jul. 1983, M. A. Harris, "Scaled Down CMOS May Catapult GE to Chip Forefront", pp. 47-48.
Electronics International, vol. 54, No. 20, Oct. 1981, F. Lee et al, "Cool-Running 16 K RAM Rivals N-Channel MOS Performance", pp. 120-123.
International Electron Devices Meeting, Technial Digest, Dec. 13-15, 1982, L. C. Parrillo et al, "Twin Tub CMOS II-An Advanced VLSI Technology", pp. 706-709.
Patents Abstracts of Japan, vol. 5, No. 167, Oct. 24, 1981, & Japan 5694670, Fujitsu K.K., Jul. 31, 1981.
Patents Abstracts of Japan, vol. 8, No. 119, Jun. 1984, & Japan 5932163, Nippon Denki K.K., Feb. 21, 1984.
Patents Abstracts of Japan, vol. 6, No. 136, Jul. 23, 1982, & Japan 5762565, Nippon Kenki K.K., Apr. 15, 1982.
Electronics, vol. 44, No. 16, Aug. 2, 1971, pp. 103-106.
"Inside CMOS Technology," Pawloski, Moroyan, Altnether, BYTE, vol. 8, No. 9, Sep. 1983, pp. 94-122.
"The Case for CMOS," Davies, IEEE Spectrum, vol. 20, No. 10, Oct. 1983, pp. 26-32.
"Enhancements eliminate CMOS SCR Latch-up," L. Wakeman, Electronics Industry, Oct. 1983, pp. 55 and 57.
"A Better Understanding of CMOS Latch-up," G. I. Hu, IEEE Transactions On Electron Devices, vol. ED-31, No. 1, Jan. 1984, pp. 62-67.
"Latchup Model for the Parasitic p-n-p-n Path in Bulk CMOS," R. C. Fang and J. L. Moll, IEEE Transactions On Electron Devices, vol. ED-31, No. 1, Jan. 1984, pp. 113-120.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Latch-up resistant CMOS structure for VLSI including retrograded does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Latch-up resistant CMOS structure for VLSI including retrograded, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Latch-up resistant CMOS structure for VLSI including retrograded will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2037333

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.