Technique for increasing gate-drain breakdown voltage of ion-imp

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

357 15, 357 91, H01L 2980

Patent

active

046834850

ABSTRACT:
The gate-drain breakdown voltage of an ion-implanted JFET is effectively increased by forming the top gate region through two sequential implantation steps to result in respective pockets of different impurity concentration. The deeper pocket (defining the top gate-drain PN junction) has a low impurity concentration profile thereby increasing the breakdown voltage of the gate-drain PN junction, while a second higher impurity concentration implant, which forms a pocket in the first implanted pocket of the top gate, provides the necessary charge carrier concentration to prevent the top gate from becoming fully depleted when the device is biased near pinch-off.

REFERENCES:
patent: 3681668 (1972-08-01), Kobayashi
patent: 4143386 (1979-03-01), Kaiser

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Technique for increasing gate-drain breakdown voltage of ion-imp does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Technique for increasing gate-drain breakdown voltage of ion-imp, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Technique for increasing gate-drain breakdown voltage of ion-imp will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2037222

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.