Sample and hold circuit

Electrical transmission or interconnection systems – Personnel safety or limit control features – Interlock

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

307577, 307584, H03K 17687, G11C 2702

Patent

active

043933181

ABSTRACT:
A sample and hold circuit for holding a sampled voltage, having a first MOS transistor for sampling the input voltage and a holding capacitor for holding the sampled voltage, and further comprising a second MOS transistor. The source and the drain of the second transistor are both connected to the output terminal of the circuit. The gate-source capacitance of the first MOS transistor is the sum of the gate-source and gate-drain capacitances of the second MOS transistor. When a voltage for turning on or off the first MOS transistor is applied to the gate of the first MOS transistor, the second MOS transistor is turned off or on respectively. The effect of this invention is that the sampled voltage can be held constant while turning off the first MOS transistor.

REFERENCES:
patent: 3586880 (1971-06-01), Fitzwater, Jr.
patent: 3594589 (1971-07-01), Hall
patent: 3764921 (1973-10-01), Huard
patent: 4010388 (1977-03-01), Alvarez, Jr.
patent: 4048525 (1977-09-01), Goldberg et al.
patent: 4176289 (1979-11-01), Leach et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Sample and hold circuit does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Sample and hold circuit, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Sample and hold circuit will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-200630

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.