Insulated-gate field-effect transistor with self-aligned contact

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

357 52, 357 54, 357 55, 357 59, H01L 2978

Patent

active

041692705

ABSTRACT:
An oxide dielectric layer is interposed between the polysilicon gate and the contact hole to the source or drain of an insulated-gate field-effect transistor to prevent electrical shorts between the gate and metal contact to the source or drain. The oxide dielectric layer enables the contact hole to be extremely close to the polysilicon gate without electrical shorts occurring therebetween, thereby eliminating the need for a minimum separation between the gate and contact hole.

REFERENCES:
patent: 3745647 (1973-07-01), Boleky
patent: 3749987 (1973-07-01), Anantha

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Insulated-gate field-effect transistor with self-aligned contact does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Insulated-gate field-effect transistor with self-aligned contact, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Insulated-gate field-effect transistor with self-aligned contact will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1987499

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.