Optimization processing for integrated circuit physical design a

Boots – shoes – and leggings

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

G06F 1750

Patent

active

058703136

ABSTRACT:
One or more non-overlapping moving windows are positioned over a placement of cells for an integrated circuit chip to delineate respective subsets of cells. A fitness improvement operation such as simulated evolution is performed on the subsets simultaneously using parallel processors. The windows are either moved to specifically identified high interconnect congestion areas of the placement, or are moved across the placement in a raster type pattern such that each area of the placement is processed at least once. Exchange of misplaced cells between subsets can be accomplished by dimensioning the windows and designing the window movement pattern such that the subsets overlap. Alternatively, such exchange can be accomplished by using two sets of windows of different sizes. As yet another alternative, the improvement operation can allow misplaced cells to move to a border area outside a window. Each misplaced cell is placed on a list, and then moved to the centroid of a net of cells to which it is connected, which can be outside the subset that originally included the misplaced cell.

REFERENCES:
patent: 4630219 (1986-12-01), DiGiacomo et al.
patent: 4686629 (1987-08-01), Noto et al.
patent: 5392222 (1995-02-01), Noble
patent: 5471398 (1995-11-01), Stephens

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Optimization processing for integrated circuit physical design a does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Optimization processing for integrated circuit physical design a, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Optimization processing for integrated circuit physical design a will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1955465

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.