Built-in self-test technique for read-only memories

Excavating

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

G11C 2900

Patent

active

050919083

ABSTRACT:
Self-testing of a read only memory (10') containing an m.times.n+1 array of single-bit storage cells (12') is accomplished by first loading the bits of a preselected quotient string into the n+0 column of the memory. The quotient string is typically preselected to yield an all-zero residue if no errors are present. Thereafter, a first polynomial division is performed on the entire contents of the memory by sequentially shifting out of the bits in the cells in each successive ROM row in a right-to-left direction into a separate one of the n+1 inputs of a bidirectional multiple input shift register (18'). A second polynomial division is then performed on the m.times.n contents of the memory (10') by sequentially shifting the bits out of each successive row into the shift register (18') in a left-to-right direction. As each row of bits is shifted into the shift register (18') during the second polynomial division, the register generates a quotient bit which is exclusively OR'd with a corresponding one of the quotient bits stored in the n+1.sup.th column of the memory, allowing for errors in the memory to be detected. At the conclusion of the second polynomial division, there remains in the register a residue, also indicative of the errors in the memory.

REFERENCES:
patent: 3582633 (1971-06-01), Webb
patent: 4598401 (1986-07-01), Whelan
patent: 4601033 (1986-07-01), Whelan
N. R. Saxena and E. J. McCluskey, "Arithmetic and Galois Checksums", IEEE Conference on Computer-Aided Design, Santa Clara, Ca., Nov. 1989, pp. 570-573.
N. R. Saxena and E. J. McCluskey, "Extended Precision Checksums", IEEE International Symposium on Fault-Tolerant Computing, Jun. 1987, pp. 142-147.
IBM Tech. Disc. Bull., vol. 27, No. 9, p. 5338, 2/1985.
IBM Tech. Disc. Bull., vol. 25, No. 7A, pp. 3166-3168, 12/1982.
IBM Tech. Disc. Bull., vol. 32, No. 2, pp. 426-427, 7/1989.
IBM Tech. Disc. Bull., vol. 26, No. 9, pp. 4483-4488, 2/1984.
Gordon et al., Hexadecimal Signatures Identify Trouble Spots in Microprocessor Systems, Electronics, 3/1977.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Built-in self-test technique for read-only memories does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Built-in self-test technique for read-only memories, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Built-in self-test technique for read-only memories will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1898206

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.