Semiconductor device interconnect layout structure for reducing

Active solid-state devices (e.g. – transistors – solid-state diode – Combined with electrical contact or lead – Of specified configuration

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

257775, 257767, 257920, H01L 2348, H01L 2946

Patent

active

054612608

ABSTRACT:
In a first approach, an interconnect structure (10) reduces peak localized interconnect current density by distributing current flow around the perimeter (22) of an interlevel connector (14) in a semiconductor device. A first interconnect level (12) is connected to a second interconnect level by the interlevel connector (14), and the perimeter (22) of the interlevel connector (14) is located at the juncture between the first interconnect level (12) and the interlevel connector (14). The first interconnect level (12) has two or more fingers (16,18,20) protruding therefrom that connect to the perimeter (22) of the interlevel connector (14). At least one opening (36,38) is disposed between two of the fingers (16,18,20) for dividing current flow. In a second approach, an interconnect level (50) is formed of a polycrystalline material and connects two points in the semiconductor device using essentially only a plurality of branches (52) each having a linewidth (W) less than the median grain size of the polycrystalline material. In a third approach, an interconnect run (60) consists essentially of a plurality of upper and lower straps (62,64) connected by a plurality of interlevel connectors (66) so that a chain is provided which connects substantially the full length between two points in the semiconductor device.

REFERENCES:
patent: 4812419 (1989-03-01), Lee et al.
patent: 5229647 (1993-07-01), Gnadinger
patent: 5243221 (1993-09-01), Ryan et al.
patent: 5268329 (1993-12-01), Chittipeddi et al.
patent: 5309024 (1994-05-01), Hirano
patent: 5355023 (1994-10-01), Tomioka et al.
Dreyer et al., "An electromigration model that includes the effects of microstructure and temperature on mass transport," Journal of Applied Physics, vol. 73, No. 10, part I, May 15, 1993, pp. 4894-4902.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Semiconductor device interconnect layout structure for reducing does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Semiconductor device interconnect layout structure for reducing , we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Semiconductor device interconnect layout structure for reducing will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1888598

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.