High-performance non-volatile RAM protected write cache accelera

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

395855, 395445, G06F 1328, G06F 1208

Patent

active

057015163

ABSTRACT:
A data storage system is coupled to a host computer system for the transfer of data between the host and a plurality of data storage devices. The data storage devices are coupled to a plurality of data transfer channels with each data storage channel be coupled to at least a respective one of the data storage devices. Each data transfer channel includes a data buffer and an autonomously operating controller for transferring between the channels data buffer and data storage device. A non-volatile random access storage memory is provided to store cached pages of data. An interface couples the data storage system to the host and through which data is transferred. A reconfigurable data path permits selective data transfer couplings between the data transfers channels, the non-volatile memory, and the interface. A controller directs the configuration of the data path and controls a direct memory access controller for burst transferring data between the interface and the channel data buffers, between the interface and the non-volatile memory and between the non-volatile memory and the channel data buffers.

REFERENCES:
patent: 3771137 (1973-11-01), Barner et al.
patent: 4075686 (1978-02-01), Calle et al.
patent: 4268907 (1981-05-01), Porter et al.
patent: 4476526 (1984-10-01), Dodd
patent: 4500954 (1985-02-01), Duke et al.
patent: 4504902 (1985-03-01), Gallaher et al.
patent: 4669043 (1987-05-01), Kaplinsky
patent: 4723223 (1988-02-01), Hanada
patent: 4779189 (1988-10-01), Legvold et al.
patent: 4800489 (1989-01-01), Moyer et al.
patent: 4831520 (1989-05-01), Rubinfeld et al.
patent: 4868734 (1989-09-01), Idleman et al.
patent: 4888691 (1989-12-01), George et al.
patent: 4905141 (1990-02-01), Brenza
patent: 4972316 (1990-11-01), Dixon et al.
patent: 5016165 (1991-05-01), Tanikawa et al.
patent: 5119485 (1992-06-01), Ledbetter, Jr. et al.
patent: 5175825 (1992-12-01), Starr
patent: 5179702 (1993-01-01), Spix et al.
patent: 5185694 (1993-02-01), Edenfield et al.
patent: 5206939 (1993-04-01), Yanai et al.
patent: 5276823 (1994-01-01), Cutts, Jr. et al.
patent: 5283884 (1994-02-01), Menon et al.
patent: 5297258 (1994-03-01), Hale et al.
patent: 5313612 (1994-05-01), Satoh et al.
patent: 5333294 (1994-07-01), Schnell
patent: 5355453 (1994-10-01), Row et al.
patent: 5388242 (1995-02-01), Jewett
patent: 5388243 (1995-02-01), Glider et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

High-performance non-volatile RAM protected write cache accelera does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with High-performance non-volatile RAM protected write cache accelera, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and High-performance non-volatile RAM protected write cache accelera will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1809156

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.