Latch circuit and flip-flop circuit reduced in power consumption

Miscellaneous active electrical nonlinear devices – circuits – and – Signal converting – shaping – or generating – Particular stable state circuit

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

327203, H03K 3037, H03K 3356

Patent

active

059949350

ABSTRACT:
A flip-flop circuit is constituted of two latch circuits of the same structure that are cascaded. The latch circuits each includes an inverter formed of a P channel transistor and an N channel transistor, an N channel transistor connected between a common node and a ground node, and two data input/output terminals. Two kinds of clock signals supplied to gates of N channel transistors are complementary to each other.

REFERENCES:
patent: 5391935 (1995-02-01), Gersbach et al.
patent: 5789956 (1998-08-01), Mahant-Shetti et al.
"3-Gb/s CMOS 1:4 MUX and DEMUX ICs", Yasuda et al., IEICE Transactions on Electronics, vol. E78-C, No. 12, Dec. 1995, pp. 1746-1753.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Latch circuit and flip-flop circuit reduced in power consumption does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Latch circuit and flip-flop circuit reduced in power consumption, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Latch circuit and flip-flop circuit reduced in power consumption will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1677692

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.