Integrated circuit device and process with tin capacitors

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

357 235, 357 236, 357 51, 357 67, 357 71, H01L 2978, H01L 2702, H01L 2934, H01L 2343

Patent

active

048110787

ABSTRACT:
A new integrated circuit structure, wherein a TiN thin film layer 129 and another patterned thin film layer 124 preferably comprising polysilicon are separated (in some locations) by a thin dielectric 132 to define capacitors. At various other locations, the TiN layers 129 also makes contact to the polysilicon layer 124 (which will be silicide-clad at these locations), makes contact to n+ substrate regions 134 and p+ substrate regions 136, and also to provide a contact pad for a third patterned thin film conductor layer which overlies the other two. One important class of embodiments provides a floating-memory cell. wherein the floating gate 120 is made of polysilicon, but the control gate 142 consists predominantly of titanium nitride. A novel process for forming the titanium nitride control gate 142 and simultaneously forming titanium nitride local interconnect lines 149 is also disclosed.

REFERENCES:
patent: 3879746 (1975-04-01), Fournier
patent: 4004259 (1977-01-01), Rai et al.
patent: 4178605 (1979-12-01), Hsu et al.
patent: 4233672 (1980-11-01), Suzuki et al.
patent: 4378628 (1983-07-01), Levinstein et al.
patent: 4384218 (1983-05-01), Shimotori et al.
patent: 4417325 (1983-11-01), Harari
patent: 4491860 (1985-06-01), Lim
patent: 4495693 (1985-01-01), Iwahashi et al.
patent: 4502209 (1985-03-01), Eizenberg et al.
patent: 4570328 (1986-02-01), Price et al.
patent: 4605947 (1986-08-01), Price et al.
patent: 4609931 (1986-09-01), Koike
patent: 4613883 (1986-09-01), Tihanyi
patent: 4630086 (1986-12-01), Sato et al.
patent: 4674174 (1987-06-01), Kishite et al.
patent: 4698659 (1987-10-01), Mizutani
H. Kaneko et al., "Novel Submicron MOS Devices by Self-Aligned Nitidat ion of Silicide (Sanicide)" TEPM-85 (Dec. 1985) pp. 208-211.
Alperin, et al., "Development of the Self-Aligned Titanium silicide Process for VLSI Applications", IEEE Transactions on Electron Devices, vol. ED-32, No. 2, (Feb., 1985) pp. 141-149.
M. Wittmer, et al., "Applications of TiN Thin Films in Silicon Device Technology", Thin Solid Films, vol. 93 (1982) pp. 397-405.
C. Y. Ting, "TiN Formed by Evaporation as a Diffusion Barrier Between Al and Si", J. Vac. Sci. Technol, 21(1) (May/Jun. 1982) pp. 14-18.
De La Moneda, "Self-Aligned silicide Buried contacts", IBM Technical Disclosure Bulletin, vol. 24, No. 7A (Dec. 1981) pp. 3454-3457.
V. L. Rideout, "Method of Fabricating MOSFET Integrated Circuits with Low Resistitivity Interconnection Lines", IBM Technical Disclosure Bulletin, vol. 23, No. 6 (Nov. 1980) pp. 2563-2566.
C. Y. Ting, "Silicide for contacts and Interconnects", IEDM 1984, pp. 110-113.
Devereaux C. Chen, et al., "A New Device Interconnect Scheme for Sub-Micron VLSI", IEDM 1984, pp. 118-121.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Integrated circuit device and process with tin capacitors does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Integrated circuit device and process with tin capacitors, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Integrated circuit device and process with tin capacitors will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1672939

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.