Architecture for programmable delay line integrated circuit

Electrical transmission or interconnection systems – With nonswitching means responsive to external nonelectrical... – Temperature responsive

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

307605, 307608, 328 55, H03K 5159, H03K 301

Patent

active

053550382

ABSTRACT:
A programmable delay line with digital input to a two-part digital-to-analog converter structure to define an equivalent resistance at a pull-down node. Preferred embodiments are configured as two identical halves. The outputs of the two halves are combined to produce an exactly symmetrical waveform. This is particularly advantageous in a programmable delay line, since this architecture assures that control changes which change the delay will not also introduce asymmetry into the output waveform.

REFERENCES:
patent: 4866314 (1989-09-01), Traa
patent: 5063311 (1991-11-01), Swapp
patent: 5144174 (1992-09-01), Murakami
patent: 5159205 (1992-10-01), Gorecki et al.
patent: 5175452 (1992-12-01), Lupi et al.
patent: 5192886 (1993-03-01), Wetlaufer

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Architecture for programmable delay line integrated circuit does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Architecture for programmable delay line integrated circuit, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Architecture for programmable delay line integrated circuit will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1661134

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.