Parasitic PNP transistor with crystal defect layer in the emitte

Active solid-state devices (e.g. – transistors – solid-state diode – Non-single crystal – or recrystallized – semiconductor... – Field effect device in non-single crystal – or...

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

257 66, 257 67, 257 68, 257296, 437 24, 437 35, 437 44, H01L 2976, H01L 27108

Patent

active

056043597

ABSTRACT:
A transistor comprising a P-type high concentration impurity diffusion layer which can also serve as an emitter for a parasitic PNP transistor wherein a layer of crystal defect obtained by ion implantation of inert impurity atoms or a compound thereof is arranged in the P-type high concentration impurity diffusion layer thereby decreasing the current amplification rate of the parasitic transistor.

REFERENCES:
patent: 5223445 (1993-06-01), Fuse
patent: 5237187 (1993-08-01), Suwanai et al.
patent: 5244820 (1993-09-01), Kamata et al.
patent: 5466960 (1995-11-01), Ilderem et al.
Wolf et al, Silicon Processing for the VLSI Era, vol. 1: Process Technology (Lattice Press, Sunset Beach, CA, 1986) p. 325.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Parasitic PNP transistor with crystal defect layer in the emitte does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Parasitic PNP transistor with crystal defect layer in the emitte, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Parasitic PNP transistor with crystal defect layer in the emitte will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1603606

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.