Buffer circuit for driving a C-MOS inverter

Electrical transmission or interconnection systems – Nonlinear reactor systems – Parametrons

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

307576, 307585, 307594, 307475, H03K 17284, H03K 1726, H03K 17687, H03K 1716

Patent

active

045188734

ABSTRACT:
A buffer circuit for driving a C-MOS inverter, including a first inverter and a second inverter for driving a p-MOS transistor, respectively, and an n-MOS transistor in the C-MOS inverter. Each of the inverters includes at least three transistors connected in series. At least one of the three transistors in each inverter is driven by a delay circuit so that during a transition period of the C-MOS inverter, simultaneous conduction of current through the C-MOS inverter is prevented.

REFERENCES:
patent: 3551693 (1970-12-01), Burns et al.
patent: 3631528 (1971-12-01), Green
patent: 3851189 (1974-11-01), Moyer
patent: 4164842 (1979-08-01), Ebihara
patent: 4317180 (1982-02-01), Lies
patent: 4329600 (1982-05-01), Stewart
patent: 4366398 (1982-12-01), Asami
Electronics and Communications in Japan, "Performance of Logic LSIs Using Short Channel MOSFETs", by Minato et al., vol. 60-C, No. 9, Sep. 1977, pp. 102-109.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Buffer circuit for driving a C-MOS inverter does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Buffer circuit for driving a C-MOS inverter, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Buffer circuit for driving a C-MOS inverter will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1540202

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.