Horizontally pipelined multiplier circuit

Boots – shoes – and leggings

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

36476003, G06F 752

Patent

active

057611068

ABSTRACT:
A multiplier circuit (300, 400, 500, 600) uses a horizontal pipelining of the circuitry (301, 401, 501, 601) in order to reduce the number of gate-drain delays within the various data paths through the array (301, 401, 501, 601). Additionally, a combination of vertical and horizontal pipelining (550, 650) may also be implemented. The multiplier circuit (400, 600) may implement a modified Booth's algorithm. A horizontal pipeline latch (350, 450, 550, 650) operates to divide the array (301, 401, 501, 601) into two portions, where the first portion (360, 460, 560, 660) operates on the least significant bits of the resulting product, while the second portion (361, 461, 561, 661) operates on the most significant bits of that product.

REFERENCES:
patent: 4575812 (1986-03-01), Kloker et al.
patent: 4825401 (1989-04-01), Ikumi

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Horizontally pipelined multiplier circuit does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Horizontally pipelined multiplier circuit, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Horizontally pipelined multiplier circuit will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1468524

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.