Process for making vertically-oriented interconnections for VLSI

Fishing – trapping – and vermin destroying

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

437192, 437201, 437203, 437241, 437978, 437195, 148DIG20, 148DIG43, 148DIG114, H01L 21285, H01L 21318

Patent

active

048085529

ABSTRACT:
A process is disclosed for making a conductive interconnecting path formed between two conductive areas of an integrated circuit, the conductive areas separated by at least an insulating layer of silicon nitride over a layer of oxide. The interconnecting path is formed by depositing a thick insulator coating, over the conductive and non-conductive areas then forming a vertical-walled trench, with said silicon nitride acting as an etch stop, in the thick insulator between conducting areas, then filling the trench with conductive material using chemical vapor deposition, and finally removing conductive material except for that conductive material deposited in the trench.

REFERENCES:
patent: 3477872 (1969-11-01), Amick
patent: 3615932 (1971-10-01), Makimoto
patent: 3758943 (1973-09-01), Shibata
patent: 3785862 (1974-01-01), Grill
patent: 3974517 (1976-08-01), Sanders et al.
patent: 3982316 (1976-09-01), Calhoun et al.
patent: 4011653 (1977-03-01), Kato et al.
patent: 4032962 (1977-06-01), Balyoz et al.
patent: 4063973 (1977-12-01), Kirita et al.
patent: 4171528 (1979-10-01), Kling
patent: 4317274 (1982-03-01), Yasunari
patent: 4333100 (1982-06-01), Morcom et al.
patent: 4343676 (1982-08-01), Taing
patent: 4378383 (1983-03-01), Moritz
patent: 4392298 (1983-07-01), Barker et al.
patent: 4507171 (1985-03-01), Bhatia et al.
patent: 4521794 (1985-06-01), Murase et al.
patent: 4532702 (1985-08-01), Crigante et al.
patent: 4538344 (1985-09-01), Okumura et al.
patent: 4549198 (1985-10-01), Kondo
patent: 4562640 (1986-01-01), Widmann et al.
Tsao et al, "Low Pressure CVD . . . ", J. Electrochem. Soc. Solid State Sci. & Tech., Nov. 1984, pp. 2702-2708.
Moriya et al, "A Planar Metallization . . . ", IEEE IEDM 83, pp. 550-553.
Kircher et al, "Interconnection Method", IBM TDB, vol. 13, No. 2, 7/1970, p. 436.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Process for making vertically-oriented interconnections for VLSI does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Process for making vertically-oriented interconnections for VLSI, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Process for making vertically-oriented interconnections for VLSI will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1366838

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.