Addressing scheme for a double data rate SDRAM

Static information storage and retrieval – Addressing – Plural blocks or banks

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

365236, 36523003, 36523006, G11C 800

Patent

active

060440325

ABSTRACT:
A double data rate (DDR) synchronous dynamic random access memory (SDRAM) device with at least one memory bank is disclosed. Each memory bank is divided into two independent and simultaneously accessible memory planes. A unique addressing circuit controlled by an internal clock generates addresses for each plane from one external address. The generated addresses allow both planes to be accessed simultaneously. Thus, two sets of data from two independent planes of memory are simultaneously accessed in one system clock cycle.

REFERENCES:
patent: 5592434 (1997-01-01), Iwamoto et al.
patent: 5673233 (1997-09-01), Wright et al.
patent: 5703830 (1997-12-01), Yasuhiro
patent: 5748551 (1998-05-01), Ryan et al.
patent: 5757703 (1998-05-01), Merritt et al.
patent: 5892730 (1999-04-01), Sato et al.
patent: 5920511 (1999-07-01), Lee et al.
patent: 5923613 (1999-07-01), Tien et al.
patent: 5973991 (1999-10-01), Tsuchida et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Addressing scheme for a double data rate SDRAM does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Addressing scheme for a double data rate SDRAM, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Addressing scheme for a double data rate SDRAM will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1331842

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.