Method and apparatus for a reduced iteration decoder

Coded data generation or conversion – Digital code to digital code converters – With error detection or correction

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

H03M 1300

Patent

active

054832365

ABSTRACT:
The present invention is a reduced iteration decoder circuit and method to compute error-locator sequence values for use in the correction of bit errors in Reed-Solomon or BCH coded information. By utilizing special properties of Reed-Solomon code and BCH codes, the decoder circuit of the present invention can detect n symbol errors using approximately n mathematical iterations with substantially reduced decoding processing time. A further reduction of decoding time is achieved by the performance of a substantial portion of the decoding processing in a parallel manner. The present invention may be utilized in digital communication systems and data storage systems or other information systems where Reed-Solomon or BCH encoding is utilized.

REFERENCES:
patent: 4498175 (1985-02-01), Nagumo et al.
patent: 4845713 (1989-07-01), Zook

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Method and apparatus for a reduced iteration decoder does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Method and apparatus for a reduced iteration decoder, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method and apparatus for a reduced iteration decoder will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1305221

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.