High bandwidth self-timed data clocking scheme for memory bus im

Communications: electrical – Continuously variable indicating – With meter reading

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

371 371, 371 53, 178 41C, 178 69H, 178 69L, H04L 116, H04Q 130, G06F 112

Patent

active

055505333

ABSTRACT:
A clocking scheme for transferring data between electronic devices. The clocking scheme includes sending a data request signal from a first device to a second device during a first system clocking period. The second device then sends the requested data and a corresponding data validation signal to the first device. The data validation signal latches the data into the second device. The data is latched by the validation signal in a time period that is typically shorter than the clocking period of the system clock.

REFERENCES:
patent: 4677433 (1987-06-01), Catlin et al.
patent: 5263172 (1993-11-01), Olnowich

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

High bandwidth self-timed data clocking scheme for memory bus im does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with High bandwidth self-timed data clocking scheme for memory bus im, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and High bandwidth self-timed data clocking scheme for memory bus im will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1058738

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.