Integrated CMOS gate-array circuit

Active solid-state devices (e.g. – transistors – solid-state diode – Gate arrays – Having specific type of active device

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

257204, 257369, H01L 27104, H01L 2976

Patent

active

052508234

ABSTRACT:
A gate array circuit includes a row of consecutively arranged n-channel transistors and an adjacent row of p-channel transistors. Both rows are composed of at least three subrows with two subrows of narrow transistors and one subrow of wide transistors, of which the channel width is at least three times the width of the narrow transistors. The gate electrodes are common to the three subrows. Preferably, the wide subrow is arranged centrally between the narrow subrows. This construction affords the advantage of a very high density and a very high flexibility in designing the functions to be realized.

REFERENCES:
patent: 4623911 (1986-11-01), Pryor
patent: 4644187 (1987-02-01), Haji
patent: 4716308 (1987-12-01), Matsuo et al.
patent: 4764798 (1988-08-01), Kawabata
patent: 4825273 (1989-04-01), Arakawa
patent: 5038192 (1991-08-01), Bonneau
patent: 5107147 (1992-04-01), Yee et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Integrated CMOS gate-array circuit does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Integrated CMOS gate-array circuit, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Integrated CMOS gate-array circuit will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1006580

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.