Static information storage and retrieval – Floating gate – Multiple values
Patent
1996-01-11
1997-11-11
Clawson, Jr., Joseph E.
Static information storage and retrieval
Floating gate
Multiple values
36518522, 36518511, 36518523, 36518521, G11C 1606
Patent
active
056871155
ABSTRACT:
Circuits and processes write and read analog signals in non-volatile memory cells such as EPROM and flash EPROM cells. One write circuit to a control gate of a memory cell a voltage which after a long write time would saturate the threshold voltage of the memory cell near a target threshold voltage being written. One such write circuit includes a voltage shifter which generates the voltage to be applied to the control gate of the memory cell from an analog voltage representing a value to be written in the memory cell. A verify feedback circuit terminates the write when the target threshold voltage is reached. The write circuit uses variable write pulse widths, voltages, and loadline resistances to reduce write time and further improve control of writing. The fast write time of EPROM and flash EPROM cells simplifies control of write processes and therefore reduces chip size and cost in applications such as sound recording. Reading a memory cell's threshold voltage uses substantially the same circuit as used in the verify feedback during a write. One read process determines a memory cell's threshold voltage by slowly ramping the control gate voltage and sensing when the cell conducts. Read and write processes disclosed also apply to binary memory cells, multi-level digital memory cells, and other applications which require precise reading or writing of threshold voltages.
REFERENCES:
patent: H1035 (1992-03-01), Haviland et al.
patent: 4054864 (1977-10-01), Audaire et al.
patent: 4057788 (1977-11-01), Sage
patent: 4181980 (1980-01-01), McCoy
patent: 4200841 (1980-04-01), Nagata et al.
patent: 4318188 (1982-03-01), Hoffman
patent: 4627027 (1986-12-01), Rai et al.
patent: 4852063 (1989-07-01), McNutt
patent: 4890259 (1989-12-01), Simko
patent: 4935702 (1990-06-01), Mead et al.
patent: 4989179 (1991-01-01), Simko
patent: 5028810 (1991-07-01), Castro et al.
patent: 5055897 (1991-10-01), Canepa et al.
patent: 5095344 (1992-03-01), Harari
patent: 5126967 (1992-06-01), Simko
patent: 5163021 (1992-11-01), Mehrotra et al.
patent: 5164915 (1992-11-01), Blyth
patent: 5168465 (1992-12-01), Harari
patent: 5172338 (1992-12-01), Mehrotra et al.
patent: 5218569 (1993-06-01), Banks
patent: 5220531 (1993-06-01), Blyth et al.
patent: 5239500 (1993-08-01), Oguey
patent: 5241494 (1993-08-01), Blyth et al.
patent: 5243239 (1993-09-01), Khan et al.
patent: 5262984 (1993-11-01), Noguchi et al.
patent: 5272669 (1993-12-01), Samachisa et al.
patent: 5294819 (1994-03-01), Simko
patent: 5339270 (1994-08-01), Jiang
patent: 5394362 (1995-02-01), Banks
patent: 5430670 (1995-07-01), Rosenthal
patent: 5499209 (1996-03-01), Oowaki et al.
Ajika et al, "A 5 Volt Only 16M Bit Flash EEProm Cell With a Simple Stacked Gate Structure", IEDM Tech. Dig., 1990, pp. 115-118.
Chen et al, "Subbreakdown Drain Leakage Current in MOSFET", IEEE, 1987, pp. 515-517.
Dov Frohman-Bentchkowsky, "A Fully Decoded 2048-Bit Electrically Programmable FAMOS Read-Only Memory", 1971, IEEE J. of Solid-State Circuits, vol. SC-6, No. 5, pp. 63-68.
Lenzinger et al, "Fowler-Nordheim Tunneling into Thermally Grown SiO.sub.2, " Journal of Applied Physics, 1969, vol. 40, No. 1, pp. 278-283.
Haddad et al, "Degradations Due to Hole Trapping in Flash Memory Cells", 1989, IEEE Electron Device Lett., vol. 10, No. 3, pp. 117-119.
Hoe et al, "Cell and Circuit Design for Single-Poly EPROM", IEEE Journal of Solid-State Circuits, vol. 24, No. 4, Aug. 1989, pp. 1153-1157.
Johnson et al, "A 16Kb Electrically Erasable Nonvolatile Memory", IEEE ISSCC, Dig. Tech. Pap. 1980, pp. 125-127.
Kamiya et al, "EPROM Cell with High Gate Injection Efficiency", IEDM Tech. Dig. 1982 (reprint) pp. 741-744.
Kazerounian et al, "A 5 Volt High Density Poly-Poly Erase Flash EPROM Cell", IEDM Tech. Dig., 1988 (reprint) pp. 202-205.
Kynett et al, "An In-System Reprogrammable 32Kx8 CMOS Flash Memory", IEEE J. Solid-State Circuits, vol. 23, No. 5. Oct. 1988 (reprint), pp. 170-175.
Naruke et al, "A New Flash-Erase EEPROM Cell With a Sidewall Select-Gate on Its Source Side", IEDM Tech. Dig., 1989 (reprint) pp. 183-186.
Perlegos et al, "A 64K EPROM Using Scaled MOS Technology", IEEE ISSCC Dig. Tech. Pap., 1980 (reprint) pp. 69-71.
Wu et al, "A Novel High-Speed, 5-Volt Programming EPROM Structure with Source-Side Injection", IEDM Tech. Dig., 1986 (reprint) pp. 108-111.
Press Release: Intel Announces Multilevel Cell Flash Technology, Intel Corporation, 1994, 3 pages.
"Solutions OEM," A Publication of Intel Corporation, vol. 2, No. 2, (Autumn) Sep., 1994, pp. 1-8.
So Hock C.
Wong Sau C.
Clawson Jr. Joseph E.
inVoice Technology, Inc.
Millers David T.
LandOfFree
Write circuits for analog memory does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Write circuits for analog memory, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Write circuits for analog memory will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1234110