Patent
1994-03-08
1996-05-28
Jankus, Almis R.
395123, 395164, G06T 300
Patent
active
055220215
ABSTRACT:
A pixel block transfer system has a shifter, at least two registers, an extractor and a mask. Parameter evaluation logic is used to generate most of the parameters needed in the pixel block transfer. The start address of the source block, the start address of the destination block, the number of pixels in the source block and the number of rows in the source block are input to the parameter evaluation logic. The parameter evaluation logic then determines the left shift number, the number of read data, the number of write data, the two write flag, the two read flag, the left mask number and the right mask number. The start addresses, the flags and the read and write numbers are sent to a state machine. These are used to control the pixel block transfer. The left shift number is sent to the shifter and the extractor. It signifies the number of pixels to be shifted left. The left and right mask numbers are sent to the mask to control which pixels are masked and, therefore, not modifiable. The state machine also sends left and right enable signals to the mask.
REFERENCES:
patent: 4882683 (1989-11-01), Rupp et al.
patent: 5185599 (1993-02-01), Doornink et al.
patent: 5313576 (1994-05-01), Providenza et al.
Chia Wei-Kuo
Chu Jiun-Ming
Hsiao Chun-Chieh
Huang Chun-Kai
Industrial Technology Research Institute
Jankus Almis R.
LandOfFree
Word boundary parameter evaluation for bit block transfer operat does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Word boundary parameter evaluation for bit block transfer operat, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Word boundary parameter evaluation for bit block transfer operat will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-794093