Electrical transmission or interconnection systems – Nonlinear reactor systems – Parametrons
Patent
1984-03-30
1986-10-14
Anagnos, Larry N.
Electrical transmission or interconnection systems
Nonlinear reactor systems
Parametrons
307464, 3072021, 307455, 371 25, 371 36, H03K 1923, H03K 19086, G06F 1116, G06F 1126
Patent
active
046174753
ABSTRACT:
A wired voting circuit is described providing an output which follows the majority of input logic levels according to the equation: F=AB+AC+BC. A non-inverting signal voting node (D) and an inverting signal voting node (E) comprise a first and a second collector of an odd number of input differential transistor pairs (30, 32, 34) wherein said nodes are formed by wiring all of said first collectors together at one signal node and by wiring all of said second collectors together at the other signal node. Each signal node is coupled to a differential input of an output differential transistor pair (36). Currents are steered by the state of input logic onto either of the signal nodes, depending upon the input logic signal level. The signal level at each voting node is proportional to the number of input differential transistor pairs that steer current to the voting node. The voting scheme employs an odd number of logic inputs (T, U, V), such that an odd number of currents (I.sub.x, I.sub.y, I.sub.z) are steered to the voting nodes. Therefore, the signal level at a first voting node is never equal to that of the other voting node during a steady state condition; the signal level difference between the two voting nodes is indicative of the majority state of the input logic signals. An output differential transistor pair compares the signal level difference and translates it to voltage levels compatible with other signals in the system in which the invention is used. By providing redundant signal pathways, signal processing reliability is enhanced. Monolithic device yields are improved by providing for diagnosis of faulty signal pathways and elimination thereof.
REFERENCES:
patent: 3134032 (1964-05-01), Mann
patent: 3678292 (1972-07-01), Hampel
patent: 3838393 (1974-09-01), Dao
patent: 3916215 (1975-10-01), Gaskill, Jr. et al.
patent: 4250570 (1981-02-01), Tsang et al.
Gardner et al, "Majority Logic Circuit", IBM-TDB, vol. 9, No. 11, pp. 1664-1665, 4/1967.
Ho et al, "Adaptive Majority Logic", IBM-TDB, vol. 13, No. 10, pp. 2830-2831, 3/1971.
Hampel et al, "Threshold Logic", IEEE Spectrum, pp. 32-39; 5/1971.
Anagnos Larry N.
Trilogy Computer Development Partners, Ltd.
LandOfFree
Wired logic voting circuit does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Wired logic voting circuit, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Wired logic voting circuit will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1341875