Voltage clamping circuit

Electrical transmission or interconnection systems – Nonlinear reactor systems – Parametrons

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

307304, H03K 508

Patent

active

043141676

ABSTRACT:
A voltage clamping circuit for use in coupling line voltage signals to logic control circuitry used in domestic appliances includes a voltage dropping resistor coupled between input and output terminals. A first enhancement mode MOS transistor is coupled between a junction of the resistor and the output terminal and the V.sub.DD line. The gate of the first transistor is connected to the junction, so that when the voltage at the junction rises to a threshold voltage above V.sub.DD the first transistor is rendered conductive and clamps the positive line voltage cycle. A second enhancement mode MOS transistor is connected between the junction and the V.sub.DD line and its gate is connected to a biasing means which holds the second transistor nonconductive in response to the line voltage going negative until the junction is just above the V.sub.SS level, whereafter the second transistor turns on and clamps the input above V.sub.SS.

REFERENCES:
patent: 3809926 (1974-05-01), Young

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Voltage clamping circuit does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Voltage clamping circuit, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Voltage clamping circuit will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1823102

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.