Electrical computers and digital processing systems: processing – Processing architecture – Long instruction word
Patent
1997-06-27
2000-03-21
Ellis, Richard L.
Electrical computers and digital processing systems: processing
Processing architecture
Long instruction word
712226, 712234, G06F 938
Patent
active
060413999
ABSTRACT:
In the case of constituting a processing unit having the characteristic of a VLIW type processing unit and the characteristic of a pipeline type processing unit, since reference to the result of operations is made among a plurality of processing units executing in parallel the operations, transfer of the register file is frequently generated among the processing units, resulting in insufficient effect of the high speed operations. In view of solving this problem, the predicate registers are provided and moreover a means for broadcasting the update data of the predicate register to all processing units is also provided. Thereby, operations for obtaining branching condition and numerical value can be realized in different processing units and the number of steps of the processing program can be reduced. In addition, since high speed transfer between the processing units of the data register having a wider bit width is no longer required and thereby the mounting area can be reduced and high speed processing unit can be realized.
REFERENCES:
patent: 5450556 (1995-09-01), Slavenburg et al.
patent: 5530817 (1996-06-01), Masubuchi
patent: 5555428 (1996-09-01), Radigan et al.
Steven, G. B. et al., iHARP: a multiple instruction issue processor, IEEE Proceedings of Computers and Digital Techniques, vol. 139, Issue 5, Sep. 1992.
Findlay, P. A. et al., HARP: a VLIW RISC processor, Proceedings of the 5.sup.th Annual European Computer Conference on Advanced Computeer Technology, Reliable Systems, and Applications, May 13-16, 1991.
Steven, G. B. et al., The development of iHarp: amultiple instruction isssue processor chip, IEEE Colloquium on RISC Architectures and Applications, 1991.
Tirumalai, P. et al., Parallelization of loops with exits on pipelined architectures, Proceedings of Supercomputing '90, Nov. 12-16, 1990.
Fujikawa Yoshifumi
Kojima Keiji
Nishioka Kiyokazu
Nojiri Tohru
Terada Koichi
Ellis Richard L.
Hitachi , Ltd.
LandOfFree
VLIW system with predicated instruction execution for individual does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with VLIW system with predicated instruction execution for individual, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and VLIW system with predicated instruction execution for individual will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-738831