Static information storage and retrieval – Magnetic bubbles – Guide structure
Patent
1990-06-11
1991-08-20
James, Andrew J.
Static information storage and retrieval
Magnetic bubbles
Guide structure
357 72, 357 74, 365 52, 365 72, 361397, 361398, H01L 3902
Patent
active
050419030
ABSTRACT:
An integrated circuit package includes a plurality of TAB assemblies, each including a portion for inner lead bonding an integrated circuit. A portion of the tape is formed to allow the tape to be outer lead bonded to the substrate so that the integrated circuit is mounted at any desired non zero angle with respect to a horizontal substrate. A plurality of formed tape units are outer lead bonded to a horizontal substrate. In one embodiment, the die is inner lead bonded to the tape in an area which is not devoid of tape, allowing electrical traces on the tape which are routed above and not in contact with the surface of the die, thereby providing excellent routing density. The dielectric tape may include a single electrical interconnect layer, or a plurality of electrical interconnect layers which may themselves be electrically interconnected via suitable vias formed within the tape structure. In one embodiment, the portion of the tape opposite the area to which the integrated circuit die is to be inner lead bonded includes secondary metallization regions. Suitable vias in the tape connect these secondary metallization regions to selected ones of the metallic leads which are to be inner lead bonded to the integrated circuit. In one embodiment of this invention, the secondary metallization areas are fabricated sufficiently large to allow the mounting of additional components, for example chip capacitors used to filter the supply voltages applied to the integrated circuit.
REFERENCES:
patent: 4121044 (1978-10-01), Hadersbeck et al.
patent: 4266282 (1981-05-01), Henle et al.
patent: 4413308 (1983-11-01), Brown
patent: 4426689 (1984-01-01), Henle et al.
patent: 4825284 (1989-04-01), Soga et al.
patent: 4855809 (1989-08-01), Malhi et al.
patent: 4879629 (1989-11-01), Tustaniwskyj et al.
patent: 4912527 (1990-03-01), Bilowith et al.
patent: 4975763 (1990-12-01), Baudouin et al.
Millerick Michael A.
Pautsch Gregory W.
Caserza Steven F.
Dang Hung X.
Glenn Michael
James Andrew J.
National Semiconductor Corp.
LandOfFree
Vertical semiconductor interconnection method and structure does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Vertical semiconductor interconnection method and structure, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Vertical semiconductor interconnection method and structure will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1012029