Variable delay path circuit

Miscellaneous active electrical nonlinear devices – circuits – and – Signal converting – shaping – or generating – Having specific delay in producing output waveform

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C327S384000, C327S290000, C327S565000

Reexamination Certificate

active

06346842

ABSTRACT:

FIELD OF THE INVENTION
The present invention relates to electrical circuits, specifically to an assembly for configuring electrical circuits.
BACKGROUND OF THE INVENTION
Computer systems are increasingly using source synchronous bus designs, which have extremely narrow timing windows. To ensure the collection of correct data at a receiver, a driver must send a clocking signal that is centered as much as possible in a narrow timing window. Typically, the clocking signal arrives just after a data signal arrives at a receiver, and the clocking signal latches in the data into the receiver. The receiver needs a certain setup time to allow it to prepare to receive a data signal, and the receiver also has a hold time requirement which guarantees that the data signal is held at the receiver for a sufficient time to be sampled correctly. Thus, for the receiver to latch in valid data at the correct times, as dictated by the setup and hold times, the clocking signal must be closely centered in the timing window.
However, the operating frequencies of computer systems are always increasing, and timing problems can occur at the maximum and minimum operating frequencies of a given design. For example, at low frequencies setup time problems can occur, which means that the clocking signal arrives too quickly; at high frequencies hold time problems can occur, which means that the clocking signal arrives too slowly. In both situations, the clocking signal is not guaranteed to latch in the correct data.
A conventional solution to the timing problems is to compromise between the low and high frequencies such that one board can be used for a range of operating frequencies. However, this is not always possible or practical. Nonetheless, to achieve this compromise, the trace lengths of the clocking signal pathways and the data signal pathways must have some length differential among them.
In a source synchronous bus design, it is usually desirable to decrease trace length differences. Trace length differences can exacerbate setup problems at low frequencies and hold problems at high frequencies. A variable delay clock trace would help mitigate these timing problems by adjusting the clock delay for a given frequency. This would then allow a single board to be manufactured and used for applications at both low frequencies and high frequencies, thereby saving money by eliminating the need to manufacture multiple boards.
SUMMARY OF THE INVENTION
A variable delay path circuit that has at least two delay paths of different lengths is disclosed. In one embodiment, the circuit includes a central processing unit and a memory device that are connectable through either a first delay path or a second delay path.


REFERENCES:
patent: 4758459 (1988-07-01), Mehta
patent: 4935284 (1990-06-01), Puerner
patent: 5008631 (1991-04-01), Scherer et al.
patent: 5109270 (1992-04-01), Nambu et al.
patent: 5444187 (1995-08-01), Bree et al.
patent: 5519734 (1996-05-01), Ben-Efraim
patent: 5545924 (1996-08-01), Contolatis et al.
patent: 5646568 (1997-07-01), Sato
patent: 5708569 (1998-01-01), Howard et al.
patent: 5719514 (1998-02-01), Sato
patent: 5831459 (1998-11-01), McDonald
patent: 5872338 (1999-02-01), Lan et al.
patent: 6219255 (2001-04-01), Teshome

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Variable delay path circuit does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Variable delay path circuit, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Variable delay path circuit will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2951794

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.