Data processing: measuring – calibrating – or testing – Measurement system in a specific environment – Electrical signal parameter measurement system
Reexamination Certificate
2005-12-20
2005-12-20
Bui, Bryan (Department: 2863)
Data processing: measuring, calibrating, or testing
Measurement system in a specific environment
Electrical signal parameter measurement system
C324S538000
Reexamination Certificate
active
06978214
ABSTRACT:
An electrical resistance determination method. Input to the method includes a description of at least one electrical network within a substrate. The description includes specification of a plurality of first ports on a first side of the substrate, and a plurality of second ports on a second side of the substrate, for each electrical network. All of the first ports are electrically isolated from one another. All of the second ports are electrically connected to a common voltage. A computer readable program code, which is executed by a processor of a computer system computes for a first electrical network of the at least one electrical network an electrical resistance between each first port and a port of the second ports. The computer code may also display a perspective plot of the computed electrical resistances as a bar oriented about normal to each first port.
REFERENCES:
patent: 4952871 (1990-08-01), Driller et al.
patent: 5311404 (1994-05-01), Trask et al.
patent: 5893508 (1999-04-01), Oh
patent: 6066561 (2000-05-01), Kumar et al.
patent: 6297653 (2001-10-01), Hembree
patent: 6598207 (2003-07-01), Teague, III
patent: 6643831 (2003-11-01), Chang et al.
patent: 6820046 (2004-11-01), Lamson et al.
patent: 2002/0080316 (2002-06-01), Tsai
patent: 2005/0055191 (2005-03-01), Hogyoku
patent: 2005/0077907 (2005-04-01), Parker et al.
Ruehli, Survey of Computer-Aided Electrical Analysis of Integrated Circuit Interconnections, Nov. 1979, IBM J. Res. Develop, vol. 23, No. 6, pp. 626-639.
Li et al., Substrate Modeling and Lumped Substrate Resistance Extraction for CMOS ESD/latchup Circuit Simulation, 1999 ACM, pp. 549-554.
Zheng et al., Transient and Crosstalk Analysis of Interconnection Lines for Single Level Integrated Packaging Modules, 1998 IEEE, pp. 120-123
Chandrasekhar et al., Modeling and Characterization of the Polymer Stud Grid Array (PSGA) Package: Electrical, Thermal and Thermo-Mechanical Qualification, 2001 Electronic Components and Technology Conference.
Daisy Chain Burn-in Board Design and Methods, Research Disclosure, Jan. 2001, pp. 86-87.
Budell Timothy W.
Buffet Patrick H.
Lussier Craig P.
Bui Bryan
Le Toan M.
Schmeiser Olsen & Watts
Steinberg William H.
LandOfFree
Validation of electrical performance of an electronic... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Validation of electrical performance of an electronic..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Validation of electrical performance of an electronic... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3492274