V.sub.DD load dump protection circuit

Electrical transmission or interconnection systems – Nonlinear reactor systems – Parametrons

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

307542, 307594, 361 56, 361 91, 361111, 357 2313, H02H 900, H02H 324, H02H 320, H01L 2978

Patent

active

048354163

ABSTRACT:
The present invention provides power supply load dump protection circuitry for insuring that supply voltages that are applied to the supply pad of a low current logic circuit and which exceed a preselected voltage level are prevented from damaging the logic circuit and also from appearing at an output of the logic circuit. Three circuit areas are protected. An integrated 5V regulated supply circuit is protected by connecting the supply pad to a polysilicon resistor in series with the source of the p-channel MOS output pull up transistor of the regulator circuit, the drain of the driver being connected to the 5V regulated supply pad. 16V low current logic circuits associated with the input pads, output pads and the 5V regulator are protected by connecting the supply pad to a large value polysilicon resistor in series with hte power supply pads of these circuits. 16V high current output signal circuits are protected by connecting the supply pad to the source of the p-channel MOS output pull up transistor of the output circuit, with its drain being connected to the output pad. Each of the p-channel MOS transistors has its gate connected to a detection circuit which, upon detection of load dump transients, turns them off. All of the above-described transistors and resistors, are designed to withstand maximum load dump transients.

REFERENCES:
patent: 4334256 (1982-06-01), Mings
patent: 4484244 (1984-11-01), Avery
patent: 4589049 (1986-05-01), Krumein
patent: 4605980 (1986-08-01), Hartranft et al.
patent: 4698529 (1987-10-01), Asami
patent: 4698720 (1987-10-01), Finaurini
patent: 4703388 (1987-10-01), Ruhnau
patent: 4710791 (1987-12-01), Shirato et al.
patent: 4745450 (1988-05-01), Hartranft et al.
Baker, "Buffer Circuit for Line Driver Protects Against Shorts and .+-.325 Volts Surges", Electronic Design, (23), pp. 102-104, Nov. 8, 1977.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

V.sub.DD load dump protection circuit does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with V.sub.DD load dump protection circuit, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and V.sub.DD load dump protection circuit will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2154924

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.