Active solid-state devices (e.g. – transistors – solid-state diode – Integrated circuit structure with electrically isolated... – With contact or metallization configuration to reduce...
Reexamination Certificate
2001-07-02
2004-05-11
Eckert, George (Department: 2815)
Active solid-state devices (e.g., transistors, solid-state diode
Integrated circuit structure with electrically isolated...
With contact or metallization configuration to reduce...
C257S547000
Reexamination Certificate
active
06734522
ABSTRACT:
CROSS-REFERENCE TO RELATED APPLICATION
This application is related to Japanese Patent Application No. 2000-224112 filed on Jul. 25, 2000, whose priority is claimed under 35 USC § 119, the disclosure of which is incorporated by reference in its entirety.
BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to a transistor such as a photocoupler or the like which has a saturation-level voltage when an output transistor is ON and in which the output transistor has a reduced turn-off time (T
OFF
).
2. Description of Related Art
FIG. 5
shows an NPN transistor for a low saturation voltage output. In
FIG. 5
, the upper part and the lower part show a plan view and a sectional view, respectively, of the transistor. There are shown in the figure a substrate
1
, a base
2
, an emitter
3
, a collector
4
, an insulating film
5
, a second emitter diffusion region
6
, a base diffusion region
7
, an epitaxial region
8
, a collector compensation diffusion region
9
, an buried diffusion region
10
, an isolation diffusion region
11
and a first emitter diffusion region
12
.
In designing the transistor, the specific resistance and thickness of the epitaxial region is so determined to endure the maximum voltage applied, and the area of the emitter is so determined to allow the maximum output current to flow. The collector compensation diffusion region is so arranged to encircle the base and the emitter for reducing a collector resistance and decreasing the saturation voltage with the determined area of the emitter.
Transistors such as a photocoupler may mal-operate in an environment where noise is large. For this reason, a grounded-emitter current gain (hFE) in a reverse direction needs to be raised. That is, the transistor is so designed that its base and emitter are enclosed by the collector compensation region and the buried diffusion region.
FIG. 7
illustrates a switching waveform when a pulse is input to the base of a prior art transistor. A current is supplied to the base so that an output Vc is saturated and is a sufficiently low voltage when the transistor is ON. However, when the saturation becomes deep, the transistor turns OFF and a turn-off time (t
OFF
) is prolonged which is necessary for the potential of the collector to change from low to high.
The t
OFF
is the sum of a falling time (tf) in which Vc changes from 10% to 90% and a storage time (ts) from the moment when the input pulse to the base is cut until the moment when Vc becomes 10%.
When the saturation becomes deep, ts of t
OFF
becomes large. This results from the remaining of carriers stored in an ON state. In the On state, the transistor operates in a saturation region, and a collector junction is in a forward bias state and carriers are injected thereto. Thereby, in the epitaxial region enclosed by the base region, the collector, the buried diffusion region (N+) and the collector compensation diffusion region (N+), an excess minority carrier deposit more than in an active state. After the input pulse is ceased and the polarity of voltage input to the base is reversed, the excess minority carrier remains during the Ts period. The excess minority carrier recombines or is removed from the base by an inverse base current Ibr, and the collector junction becomes into an inverse bias state. Then the current to the collector begins to decrease. When the minority carrier decreases further and the excess carrier disappears, the transistor is turned off.
The storage time ts is represented by the following formula:
ts=&tgr;
p
ln(&bgr;
F
I
B
/I
C
),
wherein
&tgr;
p
: the life of the minority carrier in the base region,
&bgr;
F
: grounded-emitter current-amplification factor.
Here, in the case where &bgr;
F
is intended to be decreased for reducing ts, &bgr;
F
is determined by the maximum current output by the transistor in combination with the emitter area. In the case where &tgr;
p
is intended to be reduced, the amount of the minority carrier injected in the epitaxial region may be reduced. For this purpose, the area of the epitaxial region may be reduced or the thickness thereof may be reduced. However, the area of the epitaxial region is almost determined by the above-mentioned area of the emitter. The specific resistance and the thickness of the epitaxial region are so determined to endure the maximum voltage applied to the transistor.
SUMMARY OF THE INVENTION
In order to solve the above-described problems, the inventor of the present invention has directed his attention to the reduction of &tgr;
p
. That is, &tgr;
p
is reduced by drawing out the minority carrier injected excessively in the base and the epitaxial region. More particularly, a parasitic PNP transistor is provided in the transistor, and at the deep saturation, the parasitic PNP transistor operates to draw the minority carrier from the base to reduce ts. Consequently, &tgr;
p
can be decreased.
Thus, according to the present invention, there is provided a transistor comprising an NPN transistor provided with an N-type emitter, a P-type base, an N-type collector, an emitter diffusion region and a collector compensation diffusion region around the base and the emitter for decreasing a saturation voltage; and a parasitic PNP transistor in a region where the NPN transistor is formed, the parasitic PNP transistor operating under saturation of the NPN transistor.
These and other objects of the present application will become more readily apparent from the detailed description given hereinafter. However, it should be understood that the detailed description and specific examples, while indicating preferred embodiments of the invention, are given by way of illustration only, since various changes and modifications within the spirit and scope of the invention will become apparent to those skilled in the art from this detailed description.
REFERENCES:
patent: 4348600 (1982-09-01), Jarrett et al.
patent: 4835596 (1989-05-01), Werner
patent: 4987469 (1991-01-01), Ludikhuize
patent: 5422299 (1995-06-01), Neudeck et al.
patent: 5559044 (1996-09-01), Williams et al.
patent: 5604359 (1997-02-01), Naruse et al.
patent: 5798560 (1998-08-01), Ohkawa et al.
patent: 3841777 (1990-06-01), None
patent: 58043560 (1983-03-01), None
patent: 58-137251 (1983-08-01), None
patent: 58-223345 (1983-12-01), None
patent: 60-35569 (1985-02-01), None
patent: 6025906 (1985-06-01), None
patent: 62-265761 (1987-11-01), None
patent: 63-316453 (1988-12-01), None
patent: 2-260641 (1990-10-01), None
patent: 4-3431 (1992-01-01), None
patent: 5-121426 (1993-05-01), None
patent: 5275631 (1993-10-01), None
patent: 6037120 (1994-02-01), None
Birch & Stewart Kolasch & Birch, LLP
Brock II Paul E
Eckert George
Sharp Kabushiki Kaisha
LandOfFree
Transistor does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Transistor, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Transistor will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3229899