Miscellaneous active electrical nonlinear devices – circuits – and – Signal converting – shaping – or generating – Having specific delay in producing output waveform
Reexamination Certificate
2011-07-05
2011-07-05
Donovan, Lincoln (Department: 2816)
Miscellaneous active electrical nonlinear devices, circuits, and
Signal converting, shaping, or generating
Having specific delay in producing output waveform
C327S281000
Reexamination Certificate
active
07973582
ABSTRACT:
Disclosed is a timing control circuit which receives a first clock having a period T1and a group of second clocks of L different phases (where L is a positive integer) spaced apart from each other at substantially equal intervals and which generates a fine timing signal delayed from the rising edge of the first clock by a delay td of approximately td=m·T1+n·(T2/L), where m and n are non-negative integers. The timing control circuit has a coarse delay circuit and a fine delay circuit. The coarse delay circuit counts the rising edges of the first clock after an activate signal is activated and generates a coarse timing signal delayed from the first clock by approximately m·T1. The fine delay circuit has a circuit which, after the activate signal is activated, detects a second clock, which has a rising edge that immediately follows the rising edge of the first clock, from among the group of L-phase second clocks. Using the edge-detection information, the fine delay circuit generates a fine timing signal for which the amount of delay from the coarse timing signal is approximately n·(T2/L). The values of m and n can be set by registers.
REFERENCES:
patent: 6895522 (2005-05-01), Johnson et al.
patent: 7154978 (2006-12-01), Juan et al.
patent: 7218158 (2007-05-01), Kim
patent: 7688123 (2010-03-01), Oh
patent: 2005/0193183 (2005-09-01), Barth et al.
patent: 2006/0145740 (2006-07-01), Park et al.
patent: 2008/0100356 (2008-05-01), Lee
patent: 2008/0191773 (2008-08-01), Oh
patent: 2010/0090735 (2010-04-01), Cho
patent: 2004110490 (2004-04-01), None
patent: 2006186547 (2006-07-01), None
Kohtaroh Gotoh et al., “All-Digital Multi-Phase Delay Locked Loop for Internal Timing Generation in Embedded and/or High-Speed DRAMs”, 1997 Symposium on VLSI Circuits Digest of Technical Papers, pp. 107-108.
Akiyama Satoru
Ide Akira
Nakaya Hiroaki
Sekiguchi Tomonori
Takai Yasuhiro
Chen Sibin
Donovan Lincoln
Elpida Memory Inc.
Sughrue & Mion, PLLC
LandOfFree
Timing control circuit and semiconductor storage device does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Timing control circuit and semiconductor storage device, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Timing control circuit and semiconductor storage device will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2695304