Synchronous pipelined switch using serial transmission

Multiplex communications – Pathfinding or routing – Through a circuit switch

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C370S360000, C370S366000, C370S386000, C370S425000

Reexamination Certificate

active

06424649

ABSTRACT:

BACKGROUND OF THE INVENTION
1. Field of the Invention
This invention relates to communication switching.
2. Related Art
In switching in communication networks, one important feature is speed. It is generally desirable for switches in such networks to operate as quickly and with as little latency as possible. One method by which switches are known to operate quickly is to synchronously switch individual cells of messages; thus, each cell to be switched is the same length and the switch operates at the start of each cell time to transfer cells from assigned input queues to assigned output queues.
One problem in the known art is that, for the switch to operate on parallel data, it will require a very large number of incoming and outgoing communication paths for individual message bits. However, if the switch is at all sizable, this makes connectivity with the switch, and the switch backplane itself, extremely unwieldy and expensive. For example, to support 16 input queues and 16 output queues each operating at 3.2 gigabits per second, each interface to the interconnect would require a 64 bit bus operating at 50 MHz, totaling 2048 connectors for data alone. Control signal connectors and power connectors would add to this total.
Alternatively, for the switch to operate on serial data, the receiving output queues must recover clock signals from the data signals and synchronize to the transmitted clock signals as they are received. Synchronization to transmitted clock signals can be performed with a phase-locked loop (PLL). However, if the switch is at all rapid, the time required to synchronize will be a substantial fraction of the cell time for switching, and thus substantially increase the time overhead for switching.
Accordingly, it would be desirable to provide a method and system for rapidly synchronously switching large amounts of data, particularly in a cellbased switch. This advantage is achieved in an embodiment of the invention in which the switch interconnect operates a synchronously and serially, but appears to operate synchronously, by using a single clock signal source which is uniform for the switch interconnect and its input and output queues and thus accrues no synchronization delay.
SUMMARY OF THE INVENTION
The invention provides a method and system for operating a switch, in which incoming data cells are converted from parallel to serial for synchronous input to a switch interconnect, converted from serial to parallel for parallel switching, converted from parallel to serial for synchronous output from the switch interconnect, and converted to from serial to parallel for output. The switch interconnect and its input and output interfaces are controlled by a single frequency source, so that all serial data communication paths into and out of the switch interconnect are phase synchronized to within one clock cycle.
In a preferred embodiment, a single frequency source for the switch system is coupled to the input interfaces, to the output interfaces, and to the switch interconnect. The input interfaces each include a PLL which synchronizes to the single frequency source once for all serial communication to the switch interconnect. The switch interconnect includes one PLL for each input interface which synchronizes to the serial input from that input interface, and one PLL for each output interface which synchronizes to the single frequency source once for all serial communication to the output interface. Similarly, the output interfaces each include a PLL which synchronizes to the serial output from the switch interconnect. The switch interconnect is coupled to the single frequency source and operates in phase therewith.


REFERENCES:
patent: 4064360 (1977-12-01), Koenig
patent: 4979118 (1990-12-01), Kheradpir
patent: 5309437 (1994-05-01), Perlman et al.
patent: 5377181 (1994-12-01), Rogers
patent: 5440550 (1995-08-01), Follett
patent: 5519858 (1996-05-01), Walton et al.
patent: 5631908 (1997-05-01), Saxe
patent: 5687324 (1997-11-01), Green et al.
patent: 5724351 (1998-03-01), Chao et al.
patent: 5754547 (1998-05-01), Nakazawa
patent: 5774698 (1998-06-01), Olnowich
patent: 5854903 (1998-12-01), Morrison et al.
patent: 5892924 (1999-04-01), Lyon et al.
patent: 5898686 (1999-04-01), Virgile

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Synchronous pipelined switch using serial transmission does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Synchronous pipelined switch using serial transmission, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Synchronous pipelined switch using serial transmission will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2868451

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.