Electricity: conductors and insulators – Conduits – cables or conductors – Preformed panel circuit arrangement
Reexamination Certificate
2000-11-07
2002-07-23
Cuneo, Kamand (Department: 2827)
Electricity: conductors and insulators
Conduits, cables or conductors
Preformed panel circuit arrangement
C361S767000
Reexamination Certificate
active
06423908
ABSTRACT:
BACKGROUND OF THE INVENTION
1. Field of the Invention
This invention relates to a substrate for use in forming an electronic package.
2. Description of the Related Art
An electronic package typically includes a circuitized substrate with one or more active devices attached thereon; packages including only one device are known as Single Chip Modules (SCM), while packages including a plurality of devices are called Multi Chip Modules (MCM). The active device is typically a chip, a small piece of a wafer commonly made of Silicon, Germanium or Gallium Arsenide. Normally, the chip is protected in a package body formed from encapsulant.
As the speed of electronic packages increase, noise in the DC power and ground lines increasingly becomes a problem. To reduce this noise, passive components such as decoupling capacitors are often used to reduce power supply noise which occurs due to change in potential difference between the ground voltage and the power-supply voltage supplied to the active device. The decoupling capacitors are placed as close to the active device as practical to increase their effectiveness. Typically, the decoupling capacitors are directly integrated with the substrate.
Normally, the decoupling capacitors are surface-mountable devices (SMD's) used in the so-called surface-mounting technique (SMT) in which the capacitors are directly secured to the substrate via two end contacts thereof. As the degree of integration become higher, bonding pads on the substrate for receiving passive components need to be marked according to the requirements of manufacturing process so as to provide grounds for preparing the material list and SOP (standard operation procedure).
In the field of SMT applications, areas on the substrate around the bonding pads
100
are usually printed with ink (such as white ink) to form text marks such as “C
1
• C
3
• R
2
• R
4
• L
6
” pictured in
FIG. 1
for serving as indications during the SMT process wherein “C”, “R” and “L” stand for “capacitor”, “resistor”, and “inductance”, respectively, and the attached number indicate the mounting order of each component. Furthermore, the conventional BGA substrate usually has a text mark (such as “U
1
” pictured in
FIG. 2
) and an irregular mark
110
(see
FIG. 2
) provided on the backside surface thereof. The irregular mark
110
will be located by a recognition system to indicate the position of pin
1
.
However, in the field of semiconductor packaging, using marks formed by ink could lead to serious reliability problems because the bond between ink and substrate as well as the bond between ink and package body are both quite weak. Because of the coefficient of thermal expansion (CTE) mismatch, stress is created at the interface between the text mark and the substrate or package body as conventional packages experience temperature changes. The stress, in turn, results in the delamination of the ink-substrate or ink-encapsulant interface. After the ink-substrate or ink-encapsulant interface becomes delaminated, moisture from the environment diffuses through the plastic package body to the delaminated area. Once moisture accumulates in the package, rapid temperature increases will cause the moisture to vaporize and expand, thereby creating an internal pressure in the delaminated area which causes the surrounding plastic package body to crack. Besides, the ink marking may be scratched and become faint during shipping such that the contour of the ink marking changes too much to be identified.
Therefore, the present invention seeks to provide a substrate for use in forming an electronic package which overcomes, or at least reduces the above-mentioned problems of the prior art.
SUMMARY OF THE INVENTION
It is a primary object of the present invention to provide a substrate for use in forming an electronic package wherein the substrate is characterized by having a mark directly formed within bonding pads for indicating the type of to-be-mounted SMT.
It is another object of the present invention to provide a substrate for use in forming an electronic package having a metal paddle adapted for receiving a semiconductor chip wherein the substrate is characterized by having a mark directly formed within the metal paddle for indicating the position of pin
1
.
The substrate in accordance with a preferred embodiment of the present invention comprising at least a pair of bonding pads adapted for receiving a surface-mountable device. The substrate is characterized in that the at least a pair of bonding pads has a mark formed therein.
The substrate in accordance with another preferred embodiment of the present invention comprising a metal paddle adapted for receiving a semiconductor chip. The substrate is characterized in that the metal paddle has at least a mark formed therein.
The “mark” of the present invention may be a text mark or a graphical mark. The mark is preferably formed by etching. Since the mark is directly formed within the bonding pads or the metal paddle, thereby creating substantially no additional reliability problems.
REFERENCES:
patent: 4600970 (1986-07-01), Bauer
patent: 5381307 (1995-01-01), Hertz et al.
patent: 5426266 (1995-06-01), Brown et al.
patent: 5641946 (1997-06-01), Shim
patent: 6201193 (2001-03-01), Hashimoto
patent: 6225573 (2001-05-01), Nakamura
patent: 6265119 (2001-07-01), Magome
Advanced Semiconductor Engineering Inc.
Cuneo Kamand
Norris Jeremy
LandOfFree
Substrate for use in forming electronic package does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Substrate for use in forming electronic package, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Substrate for use in forming electronic package will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2874243