Active solid-state devices (e.g. – transistors – solid-state diode – Combined with electrical contact or lead – Of specified material other than unalloyed aluminum
Patent
1993-12-01
1995-01-10
Limanek, Robert P.
Active solid-state devices (e.g., transistors, solid-state diode
Combined with electrical contact or lead
Of specified material other than unalloyed aluminum
257380, 257383, 257752, 257904, H01L 23522, H01L 23532, H01L 2952, H01L 2954
Patent
active
053810465
ABSTRACT:
A semiconductor structure for making four device SRAMs with stacked polysilicon load resistors (4D/2R SRAM cells) in CMOS FET technology. The structure is formed from a semiconductor substrate with active regions of devices therein and polysilicon lines formed thereupon. A first thick passivating layer is formed of an etch stop layer and a layer of phosphosilicate glass (PSG) above the substrate. A set of first metal contact studs through the first thick passivating layer contacts at least one of the active regions and/or the polysilicon lines. The etch stop layer (26) may be of intrinsic polysilicon or Al.sub.2 O.sub.3. The top surface of the first contact studs is coplanar with the top surface of the first thick passivating layers. A plurality of polysilicon lands formed on the planar structure contact the first contact studs. The polysilicon lands are highly resistive, highly conductive or a mix thereof. A second thick passivating layer is formed above the resulting structure having a set of second metal contact studs therein. The second metal studs contact at least one of the polysilicon lands and/or one of the first contact studs. The top surface of the second contact studs is coplanar with the top surface of the second thick passivating layer. A plurality of metal lands is formed above the second thick passivating layer and in contact with the second contact studs. A final insulating film insulates and passivates the metal lands.
REFERENCES:
patent: 4795722 (1989-01-01), Welch et al.
patent: 4800176 (1989-01-01), Kakumu et al.
patent: 4879257 (1989-11-01), Patrick
patent: 5100817 (1992-03-01), Cederbaum et al.
patent: 5112765 (1992-05-01), Cederbaum et al.
Tsutsumi et al., A high performance SRAM Memory Cell with LDD-TFT Loads, 1991 Symp. on VLSI Tech., Dig. of Tech. Papers May 1991, pp. 23-24.
Cederbaum Carl
Chanclou Roland
Combes Myriam
Mone Patrick
Brown Peter Toby
International Business Machines - Corporation
Limanek Robert P.
Peterson Jr. Charles W.
LandOfFree
Stacked conductive resistive polysilicon lands in multilevel sem does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Stacked conductive resistive polysilicon lands in multilevel sem, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Stacked conductive resistive polysilicon lands in multilevel sem will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-853151