Speed correction and stop bit control circuit for data communica

Pulse or digital communications – Spread spectrum – Direct sequence

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

375112, H04L 702

Patent

active

048857580

ABSTRACT:
A speed correction circuit for use in a modem implementing a data communications protocol having tighter tolerances on bit timing for the transmitted data than for the input data. Selective insertion and deletion of stop bits is used to compensate for overspeed or underspeed conditions between the input and the transmitted data streams. The apparatus loads the incoming data into a FIFO register of predetermined length. Counters in a clock circuit keep track of character timing. Just before transmission of a stop bit, predetermined positions in the FIFO are tested to see if they are occupied in order to detect an overspeed or underspeed condition. If no overspeed or underspeed is detected the top bit is transmitted in its normal fashion. If underspeed is detected, a transmit controller sends a stop bit, and shifting out of the last bit in the FIFO is suppressed for one bit time. This inserts a stop bit in the data stream while allowing additional bits to come into the FIFO. If overspeed is detected, the stop bit then present at the output of the FIFO is shifted out prior to the transmit controller being clocked to send out the bit then present on the FIFO output. This shifts out the stop bit and allows the first bit from the next character to ripple through to the output prior to clocking of the transmit controller, thus deleting a stop bit from the transmitted data stream to correct the overspeed condition.

REFERENCES:
patent: 3940736 (1976-02-01), Inaba et al.
patent: 4210777 (1980-07-01), Bowerman et al.
patent: 4224473 (1980-09-01), Kaul et al.
patent: 4700358 (1987-10-01), Duncanson et al.
patent: 4731646 (1988-03-01), Kliem

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Speed correction and stop bit control circuit for data communica does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Speed correction and stop bit control circuit for data communica, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Speed correction and stop bit control circuit for data communica will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2039129

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.