Slurry for chemical mechanical polishing of copper

Compositions – Etching or brightening compositions

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C252S079200, C451S036000, C106S003000

Reexamination Certificate

active

06332989

ABSTRACT:

TECHNICAL FIELD
The present invention relates to semiconductor devices comprising copper (Cu) or Cu alloy interconnection patterns. The present invention is applicable to manufacturing high speed integrated circuits having submicron design features and high conductivity interconnect structures.
BACKGROUND ART
The escalating requirements for high density and performance associated with ultra large scale integration semiconductor wiring require responsive changes in interconnection technology. Such escalating requirements have been found difficult to satisfy in terms of providing a low RC (resistance capacitance) interconnection pattern, particularly wherein submicron vias, contacts and trenches have high aspect ratios due to miniaturization.
Conventional semiconductor devices typically comprise a semiconductor substrate, normally of monocrystalline silicon, and a plurality of sequentially formed dielectric interlayers and conductive patterns. An integrated circuit is formed containing a plurality of conductive patterns comprising conductive lines separated by interwiring spacings, and a plurality of interconnect lines, such as bus lines, bit lines, word lines and logic interconnect lines. Typically, the conductive patterns on different layers, i.e., upper and lower layers are electrically connected by a conductive plug filling a via opening, while a conductive plug filling a contact opening establishes electrical contact with an active region on a semiconductor substrate, such as a source/drain region. Conductive lines formed in trench openings typically extend substantially horizontal with respect to the semiconductor substrate. Semiconductor “chips” comprising five or more levels of metallization are becoming more prevalent as device geometries shrink to submicron levels.
A conductive plug filling a via opening is typically formed by depositing a dielectric interlayer on a conductive layer comprising at least one conductive pattern, forming an opening through the dielectric interlayer by conventional photolithographic and etching techniques, and filling the opening with a conductive material, such as tungsten (W) or aluminum (Al). Excess conductive material on the surface of the dielectric interlayer can be removed by chemical-mechanical polishing (CMP). One such method is known as damascene and basically involves the formation of an opening in a dielectric layer which is filled in with a metal. Dual damascene techniques involve the formation of an opening comprising a lower contact or via opening section in communication with an upper trench opening section, which opening is filled with a conductive material, typically a metal, to simultaneously form a conductive plug in electrical contact with a conductive line. In copending application Ser. No. 08/320,516 filed in Oct. 11, 1994 now U.S. Pat. No. 5,635,423, issued Jun. 3, 1997, prior art single and dual damascene techniques are disclosed, in addition to several improved dual damascene techniques for simultaneously forming a conductive line in electrical contact with a conductive plug for greater accuracy in forming fine line patterns with minimal interwiring spacings.
High performance microprocessor applications require rapid speed of semiconductor circuitry. The control speed of semiconductor circuitry varies inversely with the resistance and capacitance of the interconnection pattern. As integrated circuits become more complex and feature sizes and spacings become smaller, the integrated circuit speed becomes less dependent upon the transistor itself and more dependent upon the interconnection pattern. Miniaturization demands long interconnects having small contacts and small cross-sections. Thus, the interconnection pattern limits the speed of the integrated circuit. If the interconnection node is routed over a considerable distance, e.g., hundreds of microns or more, as in submicron technologies, the interconnection capacitance limits the circuit node capacitance loading and, hence, the circuit speed. As integration density increases and feature size decreases in accordance with submicron design rules, e.g., a design rule below about 0.18&mgr;, the rejection rate due to integrated circuit speed delays severely limits production throughput and significantly increases manufacturing costs.
Cu and Cu alloys have recently received considerable attention as a replacement material for Al in VLSI interconnection metalizations. Cu has a lower resistivity than Al, and has improved electrical properties vis-à-vis W, making Cu a desirable metal for use as a conductive plug as well as conductive wiring.
A conventional approach in attempting to form Cu plugs and wiring comprises the use of damascene structures employing CMP, as in Chow et al., U.S. Pat. No. 4,789,648. However, due to Cu diffusion through the dielectric interlayer, Cu interconnect structures are encapsulated by a diffusion barrier layer. Typical diffusion barrier metals include tantalum (Ta), tantalum nitride (TaN), titanium (Ti), titanium silicide (TiN), titanium tungsten (TiW), tungsten nitride (WN), and silicon nitride (Si
3
N
4
) for encapsulating Cu. The use of such barrier materials to encapsulate Cu is not limited to the interface between Cu and the dielectric interlayer, but includes interfaces with other metals as well.
In CMP Cu and Cu alloy metalizations, a slurry is typically employed containing a relatively large amount of alumina (Al
2
O
3
) e.g. about 2 to about 3 wt. %. However, it was found that the Cu surface undergoes abrasion, i.e. scratching. In addition, conventional slurries for CMP do not exhibit a sufficiently high selectively to the underlying barrier layer and, hence, render it extremely difficult to stop on the underlying barrier layer and achieve a desired degree of ultimate planarization.
Accordingly there exits need for a Cu CMP slurry and for a method of CMP Cu metalization which enables high planarization and exhibits high selectivity to an underlying barrier layer.
DISCLOSURE OF THE INVENTION
An advantage of the present invention is a method of CMP Cu metalization to a smooth surface finish with high selectivity to an underlying barrier layer.
Another advantage of the present invention is slurry for CMP Cu metalization which exhibits high selectivity to the underlying barrier layer.
Additional advantages and other features of the present invention will be set forth in the description which follows and in part will be apparent to those having ordinary skill in the art upon examination of the following or may be learned from the practice of the present invention. The advantages of the present invention may be realized and obtained as particularly pointed out in the appended claims.
According to the present invention, the foregoing and other advantages are achieved in part by a method comprising CMP Cu or a Cu alloy with a slurry containing Al
2
O
3
and oxalic acid.
Another advantage of the present invention is a slurry for CMP Cu or Cu alloys, the slurry containing alumina and oxalic acid.
Embodiment of the present invention include a CMP slurry for Cu or Cu alloys, which slurry contains about 0.2 to about 0.7 wt. % Al
2
O
3
and about 0.3 to about 1 wt. % oxalic acid.
Additional advantages of the present invention will become readily apparent to those skilled in this art from the following detailed description, wherein embodiments of the present invention are described simply by way of illustrating the best mode contemplated for carrying out the present invention. As will be realized, the present invention is capable of other and different embodiments, and its several details are capable of modifications in various obvious respects, all without departing from the present invention. Accordingly, the drawings and description are to be regarded as illustrative in nature and not as restrictive.


REFERENCES:
patent: 4789648 (1988-12-01), Chow et al.
patent: 5858813 (1999-01-01), Scherber et al.
patent: 5954997 (1999-09-01), Kaufman et al.
patent: 5960317 (1999-09-01), Jeong
patent: 6001730 (1999-09-01), Farkas et al.
patent: 6117775 (200

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Slurry for chemical mechanical polishing of copper does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Slurry for chemical mechanical polishing of copper, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Slurry for chemical mechanical polishing of copper will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2600949

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.