Communications: electrical – Digital comparator systems
Patent
1975-10-23
1977-01-11
Fears, Terrell W.
Communications: electrical
Digital comparator systems
307238, 357 20, G11C 1140
Patent
active
040030369
ABSTRACT:
A semiconductor read/write memory comprised of an array of cells, each having a single active element that is a IGFET device formed in a recess with one source or drain region located directly above and its other source or drain region located within a buried storage capacitor. The gate of each device is connected to an address line in the array, and transverse diffused bit lines interconnect the drains of the devices in aligned and spaced apart cells. Voltage applied via an address line activates a gate to charge its buried capacitor and store a signal when its connected bit line is also activated. Readout of stored charges is controlled by the address line through the connected bit line in the conventional manner. A memory device with an array of such single element cells can be fabricated by forming an array of N-type buried layer diffusions in a P substrate, depositing an epitaxial layer of lightly doped P material that extends above the buried layer diffusions, forming a relatively thin diffusion of N material spaced directly above the buried layer, forming a recess that passes through the thin N layer and the epitaxial layer into the thicker buried N layer, and thereafter forming a gate within the recess.
REFERENCES:
patent: 3787822 (1974-01-01), Rioult
American Micro-Systems, Inc.
Fears Terrell W.
LandOfFree
Single IGFET memory cell with buried storage element does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Single IGFET memory cell with buried storage element, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Single IGFET memory cell with buried storage element will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1747006